

# Application Manual

S-3032-C7

**Application Manual** 

# TS-3032-C7

# Digital Temperature Sensor Module with I<sup>2</sup>C Real-Time Clock

# **TABLE OF CONTENTS**

| 1. | OV   | ERVIEW                                         | 7    |
|----|------|------------------------------------------------|------|
|    | 1.1. | GENERAL DESCRIPTION                            | 8    |
|    | 1.2. | APPLICATIONS                                   | 8    |
|    | 1.3. | ORDERING INFORMATION                           | 8    |
| 2. | BLO  | DCK DIAGRAM                                    | 9    |
|    | 2.1. | PINOUT                                         | . 10 |
|    | 2.2. | PIN DESCRIPTION                                | . 10 |
|    | 2.3. | FUNCTIONAL DESCRIPTION                         | . 11 |
|    | 2.4. | DEVICE PROTECTION DIAGRAM                      | . 12 |
| 3. | RE   | GISTER ORGANIZATION                            | .13  |
|    | 3.1. | REGISTER CONVENTIONS                           | . 13 |
|    | 3.2. | REGISTER OVERVIEW                              | . 14 |
|    | 3.3. | CLOCK REGISTERS                                | . 17 |
|    | 3.4. | CALENDAR REGISTERS                             | . 18 |
|    | 3.5. | ALARM REGISTERS                                | . 20 |
|    | 3.6. | PERIODIC COUNTDOWN TIMER CONTROL REGISTERS     | . 21 |
|    | 3.7. | STATUS REGISTER                                | . 22 |
|    | 3.8. | TEMPERATURE REGISTERS                          | . 23 |
|    | 3.9. | CONTROL REGISTERS                              | . 25 |
|    | 3.10 | TIME STAMP CONTROL REGISTER                    | . 28 |
|    | 3.11 | CLOCK INTERRUPT MASK REGISTER                  | . 29 |
|    | 3.12 | EVI CONTROL REGISTER                           | . 30 |
|    | 3.13 | TEMPERATURE THRESHOLDS REGISTERS               | . 31 |
|    | 3.14 | TIME STAMP TLOW REGISTERS                      | . 32 |
|    | 3.15 | TIME STAMP THIGH REGISTERS                     | . 35 |
|    | 3.16 | TIME STAMP EVI REGISTERS                       | . 38 |
|    | 3.17 | PASSWORD REGISTERS                             | . 42 |
|    | 3.18 | EEPROM MEMORY CONTROL REGISTERS                | . 43 |
|    | 3.19 | RAM REGISTERS                                  | . 44 |
|    | 3.20 | CONFIGURATION EEPROM WITH RAM MIRROR REGISTERS | . 45 |
|    | 3.   | 20.1. EEPROM PMU REGISTER                      | . 45 |
|    | 3.   | 20.2. EEPROM OFFSET REGISTER                   | . 46 |
|    | 3.   | 20.3. EEPROM CLKOUT REGISTERS                  | . 47 |
|    | 3.   | 20.4. EEPROM TEMPERATURE REFERENCE REGISTERS   | . 49 |
|    | 3.   | 20.5. EEPROM PASSWORD REGISTERS                | . 50 |
|    | 3.   | 20.6. EEPROM PASSWORD ENABLE REGISTER          | . 51 |
|    | 3.21 | USER EEPROM                                    | . 51 |
|    | 3.22 | REGISTER RESET VALUES SUMMARY                  | . 52 |
|    |      |                                                |      |

| Digital Temperature Sensor Module with I <sup>2</sup> C Real-Time Clock | TS-3032-C7 |
|-------------------------------------------------------------------------|------------|
| 4. DETAILED FUNCTIONAL DESCRIPTION                                      |            |
| 4.1. POWER ON RESET (POR)                                               |            |
| 4.2. AUTOMATIC BACKUP SWITCHOVER FUNCTION                               |            |
| 4.2.1. SWITCHOVER DISABLED                                              |            |
| 4.2.2. DIRECT SWITCHING MODE (DSM)                                      |            |
| 4.2.3. LEVEL SWITCHING MODE (LSM)                                       |            |
| 4.3. TRICKLE CHARGER WITH CHARGE PUMP                                   |            |
| 4.4. PROGRAMMABLE CLOCK OUTPUT                                          |            |
| 4.4.1. XTAL CLKOUT FREQUENCY SELECTION                                  |            |
| 4.4.2. HF CLKOUT FREQUENCY SELECTION                                    |            |
| 4.4.3. CLKOUT FREQUENCY TRANSITIONS                                     |            |
| 4.4.4. NORMAL CLOCK OUTPUT                                              |            |
| 4.4.5. INTERRUPT CONTROLLED CLOCK OUTPUT                                |            |
| 4.4.6. INTERRUPT DELAY AFTER CLKOUT ON                                  |            |
| 4.4.7. CLKOUT OFF DELAY AFTER I <sup>2</sup> C STOP                     |            |
| 4.4.8. CLOCK OUTPUT SCHEME                                              |            |
| 4.5. SETTING AND READING THE TIME                                       |            |
| 4.5.1. SETTING THE TIME                                                 |            |
| 4.5.2. READING THE TIME                                                 |            |
| 4.6. EEPROM READ/WRITE                                                  |            |
| 4.6.1. POR REFRESH (ALL CONFIGURATION EEPROM $\rightarrow$ RAM)         |            |
| 4.6.2. AUTOMATIC REFRESH (ALL CONFIGURATION EEPROM $\rightarrow$ R      | RAM) 68    |
| 4.6.3. UPDATE (ALL CONFIGURATION RAM $\rightarrow$ EEPROM)              |            |
| 4.6.4. REFRESH (ALL CONFIGURATION EEPROM $\rightarrow$ RAM)             |            |
| 4.6.5. WRITE TO ONE EEPROM BYTE (EEDATA (RAM) $\rightarrow$ EEPROM)     | ) 69       |
| 4.6.6. READ ONE EEPROM BYTE (EEPROM $\rightarrow$ EEDATA (RAM))         |            |
| 4.6.7. EEBUSY BIT                                                       |            |
| 4.6.8. EEF FLAG                                                         | 71         |
| 4.6.9. EEPROM READ/WRITE CONDITIONS                                     | 71         |
| 4.6.10. USE OF THE CONFIGURATION REGISTERS                              |            |
| 4.7. INTERRUPT OUTPUT                                                   |            |
| 4.7.1. SERVICING INTERRUPTS                                             |            |
| 4.7.2. INTERRUPT SCHEME                                                 | 74         |
| 4.8. PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION                        |            |
| 4.8.1. PERIODIC COUNTDOWN TIMER DIAGRAM                                 |            |
| 4.8.2. USE OF THE PERIODIC COUNTDOWN TIMER INTERRUPT                    |            |
| 4.8.3. FIRST PERIOD DURATION                                            |            |
| 4.9. PERIODIC TIME UPDATE INTERRUPT FUNCTION                            |            |
| 4.9.1. PERIODIC TIME UPDATE DIAGRAM                                     |            |

| Digital Temperature Sensor Module with I <sup>2</sup> C Real-Time Clock | TS-3032-C7 |
|-------------------------------------------------------------------------|------------|
| 4.9.2. USE OF THE PERIODIC TIME UPDATE INTERRUPT                        |            |
| 4.10. ALARM INTERRUPT FUNCTION                                          | 83         |
| 4.10.1. ALARM DIAGRAM                                                   |            |
| 4.10.2. USE OF THE ALARM INTERRUPT                                      |            |
| 4.11. EXTERNAL EVENT INTERRUPT FUNCTION                                 | 85         |
| 4.11.1. EXTERNAL EVENT DIAGRAM                                          |            |
| 4.11.2. USE OF THE EXTERNAL EVENT INTERRUPT                             |            |
| 4.11.3. EDGE DETECTION (ET = 00)                                        |            |
| 4.11.4. LEVEL DETECTION WITH FILTERING (ET ≠ 00)                        |            |
| 4.12. TEMPERATURE LOW INTERRUPT FUNCTION                                | 89         |
| 4.12.1. TEMPERATURE LOW DIAGRAM                                         |            |
| 4.12.2. USE OF THE TEMPERATURE LOW INTERRUPT                            |            |
| 4.13. TEMPERATURE HIGH INTERRUPT FUNCTION                               |            |
| 4.13.1. TEMPERATURE HIGH DIAGRAM                                        |            |
| 4.13.2. USE OF THE TEMPERATURE HIGH INTERRUPT                           |            |
| 4.14. AUTOMATIC BACKUP SWITCHOVER INTERRUPT FUNCTION                    |            |
| 4.14.1. AUTOMATIC BACKUP SWITCHOVER DIAGRAM                             |            |
| 4.14.2. USE OF THE AUTOMATIC BACKUP SWITCHOVER INTERRUPT                |            |
| 4.15. POWER ON RESET INTERRUPT FUNCTION                                 |            |
| 4.15.1. POWER ON RESET DIAGRAM                                          |            |
| 4.15.2. USE OF THE POWER ON RESET INTERRUPT                             |            |
| 4.16. VOLTAGE LOW INTERRUPT FUNCTION                                    |            |
| 4.16.1. VOLTAGE LOW DIAGRAM                                             |            |
| 4.16.2. USE OF THE VOLTAGE LOW INTERRUPT                                | 100        |
| 4.17. TIME STAMP TLOW FUNCTION                                          |            |
| 4.17.1. TIME STAMP TLOW SCHEME                                          | 102        |
| 4.18. TIME STAMP THIGH FUNCTION                                         | 103        |
| 4.18.1. TIME STAMP THIGH SCHEME                                         |            |
| 4.19. TIME STAMP EVI FUNCTION                                           |            |
| 4.19.1. TIME STAMP EVI SCHEME                                           | 106        |
| 4.20. TEMPERATURE REFERENCE ADJUSTMENT                                  | 107        |
| 4.20.1. TREF VALUE DETERMINATION                                        |            |
| 4.21. TIME SYNCHRONIZATION                                              |            |
| 4.21.1. STOP BIT FUNCTION                                               |            |
| 4.21.2. WRITING TO SECONDS REGISTER                                     | 111        |
| 4.21.3. ESYN BIT FUNCTION                                               | 112        |
| 4.22. USER PROGRAMMABLE PASSWORD                                        |            |
| 4.22.1. ENABLE/DISABLE WRITE PROTECTION                                 | 114        |
| 4.22.2. CHANGING PASSWORD                                               | 115        |

| TS- | 30 | 32- | C7 |
|-----|----|-----|----|
|-----|----|-----|----|

|    | 4.               | 22.3. FLOWCHART                                                  | 116 |
|----|------------------|------------------------------------------------------------------|-----|
| 5. | TEN              | MPERATURE COMPENSATION                                           | 117 |
|    | 5.1.             | XTAL MODE FREQUENCIES                                            | 117 |
|    | 5.2.             | COMPENSATION VALUES                                              | 117 |
|    | 5.3.             | AGING CORRECTION                                                 | 118 |
|    | 5.               | 3.1. OFFSET VALUE DETERMINATION                                  | 118 |
|    | 5.               | 3.2. MEASURING TIME ACCURACY AT CLKOUT PIN                       | 119 |
|    | 5.4.             | CLOCKING SCHEME                                                  | 120 |
| 6. | I <sup>2</sup> C | INTERFACE                                                        | 121 |
|    | 6.1.             | BIT TRANSFER                                                     | 121 |
|    | 6.2.             | START AND STOP CONDITIONS                                        | 121 |
|    | 6.3.             | DATA VALID                                                       | 122 |
|    | 6.4.             | SYSTEM CONFIGURATION                                             | 122 |
|    | 6.5.             | ACKNOWLEDGE                                                      | 123 |
|    | 6.6.             | SLAVE ADDRESS                                                    | 124 |
|    | 6.7.             | WRITE OPERATION                                                  | 124 |
|    | 6.8.             | READ OPERATION AT SPECIFIC ADDRESS                               | 125 |
|    | 6.9.             | READ OPERATION                                                   | 125 |
|    | 6.10.            | . PC-BUS IN SWITCHOVER CONDITION                                 | 126 |
| 7. | ELE              | ECTRICAL SPECIFICATIONS                                          | 127 |
|    | 7.1.             | ABSOLUTE MAXIMUM RATINGS                                         | 127 |
|    | 7.2.             | OPERATING PARAMETERS                                             | 128 |
|    | 7.               | 2.1. TEMPERATURE SENSING/COMPENSATION AND CURRENT CONSUMPTION    | 130 |
|    | 7.               | 2.2. TYPICAL CHARACTERISTICS                                     | 131 |
|    | 7.3.             | TEMPERATURE SENSOR PARAMETERS                                    | 132 |
|    | 7.               | 3.1. TEMPERATURE SENSOR ACCURACY EXAMPLE                         | 133 |
|    | 7.4.             | XTAL OSCILLATOR PARAMETERS                                       | 134 |
|    | 7.               | 4.1. TIME ACCURACY VS. TEMPERATURE CHARACTERISTICS               | 134 |
|    | 7.               | 4.2. TIME ACCURACY 1 HZ EXAMPLES                                 | 135 |
|    | 7.5.             | POWER ON AC ELECTRICAL CHARACTERISTICS                           | 136 |
|    | 7.6.             | BACKUP AND RECOVERY AC ELECTRICAL CHARACTERISTICS                | 138 |
|    | 7.7.             | PC-BUS CHARACTERISTICS                                           | 139 |
| 8. | TYF              | PICAL APPLICATION CIRCUITS                                       | 140 |
|    | 8.1.             | NO BACKUP SOURCE / EVENT INPUT NOT USED                          | 140 |
|    | 8.2.             | NON-RECHARGEABLE BACKUP SOURCE / EVENT INPUT USED (ACTIVE HIGH)  | 141 |
|    | 8.3.             | RECHARGEABLE BACKUP SOURCE / EVENT INPUT USED (ACTIVE LOW)       | 142 |
|    | 8.4.             | CERACHARGE M BACKUP BATTERY / EVENT INPUT NOT USED               | 143 |
|    | 8.5.             | NO BACKUP SOURCE / EVENT INPUT USED ("WAKE-UP" & "POWER SWITCH") | 144 |
| 9. | PAG              | UKAGE                                                            | 145 |

TS-3032-C7

| 5         |
|-----------|
| .5        |
| 6         |
| 7         |
| 17        |
| 8         |
| 9         |
| <i>i0</i> |
| 1         |
| 2         |
| 3         |
| 4         |
| 4         |
|           |

# TS-3032-C7

# **Digital Temperature Sensor Module with I<sup>2</sup>C Real-Time Clock**

# 1. OVERVIEW

- Digital Temperature Sensor Module
  - Accuracy of ±1°C form -40 to 85°C
  - Accuracy of ±4°C from +85 to +105°C
  - Readable and adjustable 12-bit temperature sensor: resolution 0.0625°C/step
  - Sampling rate: 1 Hz
  - Programmable threshold alarms and timestamps
- Real-Time Clock with 32.768 kHz "Tuning Fork" crystal oscillator and HF oscillator
  - Counters for hundredths of seconds, seconds, minutes, hours, weekday, date, month and year
    - Automatic leap year correction: 2000 to 2099
- Factory calibrated temperature compensation
- Very High Time Accuracy
  - ±2.5 ppm from -40 to +85°C
  - ±20 ppm from +85 to +105°C
  - Aging compensation with Offset value
- Interrupt functions <sup>(1)</sup>
  - Temperature Low detection with Time Stamp
  - Temperature High detection with Time Stamp
  - Periodic Countdown Timer
  - Periodic Time Update (seconds, minutes)
  - Alarm for date, hours and minutes settings
  - o External Event with Time Stamp
  - Automatic Backup Switchover
  - Power On Reset (POR)
  - Voltage Low Detection: typical 1.2 V (sampling 1 Hz)
- 16 Bytes of User RAM and 32 Bytes of User EEPROM
- Configuration registers stored in EEPROM and mirrored in RAM
- User programmable password for write protection
- I<sup>2</sup>C-bus interface (up to 400 kHz)
  - 7-bit slave address = 1010001b (51h): read A3h, write A2h
- Programmable Clock Output for peripheral devices
  - o XTAL mode: 32.768 kHz, 1024 Hz, 64 Hz, 1 Hz
  - o HF mode: 8192 Hz to 67.109 MHz in 8192 Hz steps
  - Synchronized CLKOUT enable/disable and oscillator change
  - Selectable enable via Interrupt functions
  - Selectable INT delay for MCU wake up
  - Selectable CLKOUT-OFF delay for MCU sleep mode command
- Trickle Charger with Charge Pump for V<sub>BACKUP</sub> ≥ V<sub>DD</sub> and 1.75 V for TDK's CeraCharge<sup>™</sup>
- Wide Timekeeping voltage range: 1.3 to 5.5 V (including temperature sensing and compensation)
- Wide interface operating voltage: 1.4 to 5.5 V
- Very low current consumption: 160 nA (V<sub>DD</sub> = 3.0 V, T<sub>A</sub> = 25°C)
- Operating temperature range: -40 to +85°C
- (supports extended range from +85°C to +105°C with limitations)
- Ultra small and compact C7 package size (3.2 x 1.5 x 0.8 mm), RoHS-compliant and 100% lead-free
- Automotive qualification according to AEC-Q200 available

<sup>(1)</sup> The interrupt output pin  $\overline{INT}$  also works in VBACKUP Power state.

# 1.1. GENERAL DESCRIPTION

The TS-3032-C7 is a tiny, highly accurate digital temperature sensor module with high-resolution read-out at  $0.0625^{\circ}$ C/step. The temperature sensor is factory calibrated with an accuracy of  $\pm 1^{\circ}$ C across the temperature range from -40 to +85°C, and  $\pm 4^{\circ}$ C across the extended temperature range from +85°C to +105°C. The temperature sensor module offers user programmable low- and high-temperature thresholds with time stamp and interrupt functions. Due to its special architecture, with temperature readings every second, the power consumption is at an exceptionally low 160 nA.

The TS-3032-C7 includes full featured real-time clock functionality with integrated 32.768 kHz crystal, including automatic backup switching circuitry, a trickle charger with charge pump, programmable counters, alarm, selectable interrupt, and clock output capabilities for frequencies from 1 Hz to 67 MHz. The internal EEPROM memory hosts all configuration settings and allows for additional user memory. Addresses and data are transmitted via an I<sup>2</sup>C-bus interface for communication with a host controller. The Address Pointer is incremented automatically after each written or read data byte.

# 1.2. APPLICATIONS

The TS-3032-C7 Temperature Sensor module combines key functions with outstanding performance in an ultrasmall ceramic package:

- Factory calibrated, with temperature measuring every second.
- Ultra-Low Power consumption
- Smallest module (embedded RTC and XTAL) in an ultra-small 3.2 x 1.5 x 0.8 mm lead-free ceramic package

These unique features make this product perfectly suitable for many applications:

- Communication: IoT Cold Chain / Wearables / Wireless Sensors and Tags / Handsets
- Automotive: M2M / Navigation & Tracking Systems / Dashboard / Tachometers / Engine Controller Car Audio & Entertainment Systems
- Metering: Precision Temperature Monitoring / RTD Replacement / E-Meter / Heating Counter Smart Meters / PV Converter / Utility metering
- Outdoor: ATM & POS systems / Surveillance & Safety systems / Ticketing Systems
- Medical: Glucose Meter / Health Monitoring Systems
- Safety: Security & Camera Systems / Door Lock & Access Control / Tamper Detection
- Consumer: Gambling Machines / TV & Set Top Boxes / White Goods
- Automation: PLC / Data Logger / Home & Factory Automation / Industrial and Consumer Electronics

# **1.3. ORDERING INFORMATION**

Example: TS-3032-C7 TA QC

| Code                                                              | Operating temperature range |  |  |  |  |  |  |  |
|-------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--|
| TA (Standard)                                                     | -40 to +85°C 1)             |  |  |  |  |  |  |  |
| 1) Supports extended range from +85°C to +105°C with limitations. |                             |  |  |  |  |  |  |  |

| Code          | Qualification             |  |  |  |  |
|---------------|---------------------------|--|--|--|--|
| QC (Standard) | Commercial Grade          |  |  |  |  |
| QA            | Automotive Grade AEC-Q200 |  |  |  |  |

# TS-3032-C7

# 2. BLOCK DIAGRAM



Hint: The registers marked in yellow in the block diagram are directly related to the temperature sensor (T-SENSOR). The same marking is also used in the following sections with the corresponding registers and schemes.

# 2.1. PINOUT

![](_page_9_Figure_4.jpeg)

# 2.2. PIN DESCRIPTION

| Symbol          | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBACKUP         | 1     | Backup Supply Voltage. When the backup switchover function is not needed, $V_{BACKUP}$ must be tied to $V_{SS}$ with a 10 k $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDA             | 2     | I <sup>2</sup> C Serial Data Input-Output; open-drain; requires pull-up resistor. In VBACKUP Power state, the SDA pin is disabled (high impedance).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ĪNT             | 3     | Interrupt Output; open-drain; active LOW; requires pull-up resistor; used to output Periodic<br>Countdown Timer, Periodic Time Update, Alarm, Temperature Low, Temperature High, External<br>Event, Voltage Low, Automatic Backup Switchover and Power On Reset Interrupt signals. Interrupt<br>output also works in VBACKUP Power state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EVI             | 4     | External Event Input; used for interrupt generation, interrupt driven clock output and time stamp function. Remains active also in VBACKUP Power state. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>SS</sub> | 5     | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>DD</sub> | 6     | Power Supply Voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CLKOUT          | 7     | <ul> <li>Clock Output; push-pull; Normal and Interrupt driven clock output can be activated concurrently.</li> <li>1. Normal clock output is controlled by the NCLKE bit (EEPROM C0h). When NCLKE is set to 0 (default), the square wave output is enabled on the CLKOUT pin. When NCLKE bit is set to 1, the CLKOUT pin is LOW, if not enabled by the interrupt driven clock output (CLKF = 0).</li> <li>2. Interrupt driven clock output is controlled by an interrupt event. When CLKIE bit (address 11h) is set to 1 the occurrence of the interrupt selected in the Clock Interrupt Mask Register (address 14h) allows the square wave output on the CLKOUT pin (for waking up the MCU). Writing 0 to CLKIE will disable new interrupts from driving square wave on CLKOUT. When CLKF flag is cleared, the CLKOUT pin is LOW.</li> <li>An Interrupt Delay after CLKOUT on can be enabled with bit INTDE (address 14h) (for waking up the MCU).</li> <li>A CLKOUT switch off delay after I<sup>2</sup>C STOP can be selected and enabled by bits CLKD and CLKDE (registers 14h and 15h) (if the MCU wants to put itself into sleep mode).</li> <li>When OS bit is set to 0 (EEPROM C3h) and depending of the settings in the FD field (EEPROM C3h) the CLKOUT pin can drive the square wave of 32.768 kHz, 1024 Hz, 64 Hz or 1 Hz.</li> <li>When OS bit is set to 1 (EEPROM C3h) and depending of the settings in the HFD field (EEPROM C3h and C3h) the CLKOUT pin can drive the square wave of a frequency between 8192 Hz to 67.109 MHz in 8192 Hz steps.</li> <li>In VBACKUP Power state, the CLKOUT pin is LOW.</li> </ul> |
| SCL             | 8     | I <sup>2</sup> C Serial Clock Input; requires pull-up resistor. In VBACKUP Power state, the SCL pin is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

# 2.3. FUNCTIONAL DESCRIPTION

The TS-3032-C7 is a 12-bit Digital Temperature Sensor Module with a readable Temperature Value in °C with a resolution of 0.0625°C/step. The temperature sensor is factory calibrated and results in high Temperature Accuracy of ±1°C over the temperature range of -40°C to +85°C and of ±4°C for the extended range from +85°C to +105°C. In addition, there are the EEPROM registers TReference 0 and TReference 1, which the customer can use for fine adjustment.

The TS-3032-C7 includes an ultra-low power CMOS based Real-Time-Clock IC with a 32.768 kHz Crystal and an HF oscillator. The Xtal 32.768 kHz clock itself and the frequencies from the HF oscillator are not temperature compensated. The very high Time Accuracy and stability of  $\pm 2.5$  ppm over the temperature range from  $-40^{\circ}$ C to  $+85^{\circ}$ C and of  $\pm 20$  ppm for the extended range from  $+85^{\circ}$ C to  $+105^{\circ}$ C is achieved by the built-in Digital Temperature Compensation circuitry (DTCXO). The factory calibrated correction values are located in the EEPROM and are not accessible for the user. Additionally, there is an EEPROM Offset Register customer use for aging correction.

The TS-3032-C7 includes an Automatic Backup switchover function and a Trickle Charger with Charge Pump. The interrupt output pin INT is also working in VBACKUP Power state. The clock output on CLKOUT pin can be enabled normally via command over I<sup>2</sup>C interface or can be interrupt driven. The configuration registers are stored permanently in EEPROM and mirrored in RAM in order that the Temperature Sensor module is still configured correctly even after power down. For safety against inadvertent overwriting, the time, control and configuration registers can be protected by a User Programmable Password.

The TS-3032-C7 provides standard Clock & Calendar function including 100<sup>th</sup> seconds, seconds, minutes, hours (24 hour mode), weekday, date, month, year (with leap year correction) and interrupt functions for the Periodic Countdown Timer, Periodic Time Update, Alarm, Temperature Low, Temperature High, External Event, Voltage Low, Automatic Backup Switchover and Power On Reset Interrupt signals. All registers are accessible via I<sup>2</sup>C-bus (2-wire Interface).

It also includes Time Stamp functions for the Temperature Low, Temperature High, and External Event Interrupt functions. The Interrupt and Time Stamp functions are also working in VBACKUP Power state. The module also provides 16 Bytes of User RAM and 32 Bytes of User Memory EEPROM. Another RAM Byte can be used as User RAM when the Alarm function is not needed (Minutes Alarm, register 08h), another Byte if the Periodic Countdown Timer is not used (Timer Value 0, register 08h) and 2 further Bytes when the Temperature Thresholds are not needed (Thresholds TLT and THT, registers 16h and 17h).

The RAM registers are accessed by selecting a register address and then performing read or write operations. Multiple reads or writes may be executed in a single access, with the address automatically incrementing after each byte. When address is automatically incremented, wrap around occurs from address FFh to address 00h (see figure below). All registers are designed as addressable 8-bit registers despite the fact that not all registers and bits are implemented.

#### Handling RAM address registers:

![](_page_10_Figure_11.jpeg)

# 2.4. DEVICE PROTECTION DIAGRAM

![](_page_11_Figure_4.jpeg)

# 3. REGISTER ORGANIZATION

- RAM Registers at addresses 00h to 4Fh are accessed by selecting a register address and then performing read or write operations. Multiple reads or writes may be executed in a single access, with the address automatically incrementing after each byte.
- The Configuration Registers at addresses C0h to CAh are memorized in EEPROM and mirrored in RAM. For the RAM mirror, multiple reads or writes may be executed in a single access, with the address automatically incrementing after each byte.
- There are 32 Bytes of non-volatile user memory EEPROM at addresses CBh to EAh for general use.

The tables in section REGISTER OVERVIEW summarize the function of each register.

# **3.1. REGISTER CONVENTIONS**

The conventions in this table serve as a key for the register overview and individual register diagrams:

| Convention<br>(Conv.) | Description                                                                                                                             |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| R                     | Read only. Writing to this register has no effect.                                                                                      |
| W                     | Write only. Returns 0 when read.                                                                                                        |
| R/WP                  | Read: Always readable. Write: Can be write-protected by password.                                                                       |
| WP                    | Write only. Returns 0 when read. Can be write-protected by password.                                                                    |
| *WP                   | EEPW registers: Can be write-protected by password.<br>RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked. |
| Prot.                 | Protected. Writing to this register has no effect.                                                                                      |

#### TS-3032-C7

# 3.2. REGISTER OVERVIEW

After reset, all registers are set according to Table in section REGISTER RESET VALUES SUMMARY.

#### Register Definitions; RAM, Address 00h to 25h:

| Address                                                                                               | Function                  | Conv. | Bit 7 | Bit 6      | Bit 5          | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 |
|-------------------------------------------------------------------------------------------------------|---------------------------|-------|-------|------------|----------------|-------|-------|--------|-------|-------|
| 00h                                                                                                   | 100 <sup>th</sup> Seconds | R     | 80    | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 01h                                                                                                   | Seconds                   | R/WP  | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 02h                                                                                                   | Minutes                   | R/WP  | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 03h                                                                                                   | Hours                     | R/WP  | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 04h                                                                                                   | Weekday                   | R/WP  | 0     | 0          | 0              | 0     | 0     | 4      | 2     | 1     |
| 05h                                                                                                   | Date                      | R/WP  | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 06h                                                                                                   | Month                     | R/WP  | 0     | 0          | 0              | 10    | 8     | 4      | 2     | 1     |
| 07h                                                                                                   | Year                      | R/WP  | 80    | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 08h                                                                                                   | Minutes Alarm             | R/WP  | AE_M  | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 09h                                                                                                   | Hours Alarm               | R/WP  | AE_H  | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 0Ah                                                                                                   | Date Alarm                | R/WP  | AE_D  | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 0Bh                                                                                                   | Timer Value 0             | R/WP  | 128   | 64         | 32             | 16    | 8     | 4      | 2     | 1     |
| 0Ch                                                                                                   | Timer Value 1             | R/WP  | 0     | 0          | 0              | 0     | 2048  | 1024   | 512   | 256   |
| 0Dh                                                                                                   | Status                    | R/WP  | THF   | TLF        | UF             | TF    | AF    | EVF    | PORF  | VLF   |
| 0Eh                                                                                                   | Temperature LSBs          | R/WP  |       | TEMF       | <b>?</b> [3:0] |       | EEF   | EEbusy | CLKF  | BSF   |
| 0Fh                                                                                                   | Temperature MSBs          | R     |       | TEMP [11:4 |                |       |       |        |       |       |
| 10h                                                                                                   | Control 1                 | R/WP  | -     | -          | GP0            | USEL  | TE    | EERD   | Т     | D     |
| 11h                                                                                                   | Control 2                 | R/WP  | -     | CLKIE      | UIE            | TIE   | AIE   | EIE    | GP1   | STOP  |
| 12h                                                                                                   | Control 3                 | R/WP  | -     | -          | -              | BSIE  | THE   | TLE    | THIE  | TLIE  |
| 13h                                                                                                   | Time Stamp Contr.         | R/WP  | -     | -          | EVR            | THR   | TLR   | EVOW   | THOW  | TLOW  |
| 14h                                                                                                   | Clock Int. Mask           | R/WP  | CLKD  | INTDE      | CEIE           | CAIE  | CTIE  | CUIE   | CTHIE | CTLIE |
| 15h                                                                                                   | EVI Control               | R/WP  | CLKDE | EHL        | E              | Т     | 0     | 0      | 0     | ESYN  |
| 16h                                                                                                   | TLow Threshold            | R/WP  |       |            |                | TI    | Т     |        |       |       |
| 17h                                                                                                   | THigh Threshold           | R/WP  |       |            |                | Tł    | ΗT    |        |       |       |
| 18h                                                                                                   | TS TLow Count             | R     | 128   | 64         | 32             | 16    | 8     | 4      | 2     | 1     |
| 19h                                                                                                   | TS TLow Seconds           | R     | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 1Ah                                                                                                   | TS TLow Minutes           | R     | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 1Bh                                                                                                   | TS TLow Hours             | R     | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 1Ch                                                                                                   | TS TLow Date              | R     | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 1Dh                                                                                                   | TS TLow Month             | R     | 0     | 0          | 0              | 10    | 8     | 4      | 2     | 1     |
| 1Eh                                                                                                   | TS TLow Year              | R     | 80    | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 1Fh                                                                                                   | TS THigh Count            | R     | 128   | 64         | 32             | 16    | 8     | 4      | 2     | 1     |
| 20h                                                                                                   | TS THigh Seconds          | R     | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 21h                                                                                                   | TS THigh Minutes          | R     | 0     | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| 22h                                                                                                   | TS THigh Hours            | R     | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 23h                                                                                                   | TS THigh Date             | R     | 0     | 0          | 20             | 10    | 8     | 4      | 2     | 1     |
| 24h                                                                                                   | TS THigh Month            | R     | 0     | 0          | 0              | 10    | 8     | 4      | 2     | 1     |
| 25h                                                                                                   | TS THigh Year             | R     | 80    | 40         | 20             | 10    | 8     | 4      | 2     | 1     |
| <ul> <li>○ Read only. Always 0.</li> <li>- Bit not implemented. Will return a 0 when read.</li> </ul> |                           |       |       |            |                |       |       |        |       |       |

# TS-3032-C7

| Address                | Function                       | Conv. | Bit 7                | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
|------------------------|--------------------------------|-------|----------------------|-------|-------|-------|--------|-------|-------|-------|
| 26h                    | TS EVI Count                   | R     | 128                  | 64    | 32    | 16    | 8      | 4     | 2     | 1     |
| 27h                    | TS EVI 100 <sup>th</sup> Secs. | R     | 80                   | 40    | 20    | 10    | 8      | 4     | 2     | 1     |
| 28h                    | TS EVI Seconds                 | R     | 0                    | 40    | 20    | 10    | 8      | 4     | 2     | 1     |
| 29h                    | TS EVI Minutes                 | R     | 0                    | 40    | 20    | 10    | 8      | 4     | 2     | 1     |
| 2Ah                    | TS EVI Hours                   | R     | 0                    | 0     | 20    | 10    | 8      | 4     | 2     | 1     |
| 2Bh                    | TS EVI Date                    | R     | 0                    | 0     | 20    | 10    | 8      | 4     | 2     | 1     |
| 2Ch                    | TS EVI Month                   | R     | 0                    | 0     | 0     | 10    | 8      | 4     | 2     | 1     |
| 2Dh                    | TS EVI Year                    | R     | 80                   | 40    | 20    | 10    | 8      | 4     | 2     | 1     |
| 2Eh to 38h             | RESERVED                       | Prot. | Prot. RESERVED       |       |       |       |        |       |       |       |
| 39h                    | Password 0                     | W     |                      |       |       | PW    | [7:0]  |       |       |       |
| 3Ah                    | Password 1                     | W     | PW [15:8]            |       |       |       |        |       |       |       |
| 3Bh                    | Password 2                     | W     |                      |       |       | PW [2 | 23:16] |       |       |       |
| 3Ch                    | Password 3                     | W     |                      |       |       | PW [3 | 31:24] |       |       |       |
| 3Dh                    | EE Address                     | R/WP  |                      |       |       | EEA   | DDR    |       |       |       |
| 3Eh                    | EE Data                        | R/WP  |                      |       |       | EED   | ATA    |       |       |       |
| 3Fh                    | EE Command                     | WP    |                      |       |       | EEC   | CMD    |       |       |       |
| 40h to 4Fh             | User RAM<br>(16 Bytes)         | R/WP  | 16 Bytes of User RAM |       |       |       |        |       |       |       |
| 50h to BFh             | RESERVED                       | Prot. | RESERVED             |       |       |       |        |       |       |       |
| CBh to FFh             | RESERVED                       | Prot. | t. RESERVED          |       |       |       |        |       |       |       |
| ○ Read only. Always 0. |                                |       |                      |       |       |       |        |       |       |       |

# Register Definitions; RAM, Address 26h to FFh:

| Address                                                                                                                                                                                                                            | Function               | Conv. | Bit 7         | Bit 6 | Bit 5 | Bit 4 | Bit 3    | Bit 2      | Bit 1 | Bit 0 |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|---------------|-------|-------|-------|----------|------------|-------|-------|--|
| C0h                                                                                                                                                                                                                                | EEPROM PMU             | R/WP  | -             | NCLKE | BS    | SM    | TC       | R          | TC    | M     |  |
| C1h                                                                                                                                                                                                                                | EEPROM Offset          | R/WP  | PORIE         | VLIE  |       |       | OFF      | SET        |       |       |  |
| C2h                                                                                                                                                                                                                                | EEPROM<br>Clkout 1     | R/WP  |               |       |       | HFD   | [7:0]    |            |       |       |  |
| C3h                                                                                                                                                                                                                                | EEPROM<br>Clkout 2     | R/WP  | OS            | F     | D     |       |          | HFD [12:8] |       |       |  |
| C4h                                                                                                                                                                                                                                | EEPROM<br>TReference 0 | R/WP  | /P TREF [7:0] |       |       |       |          |            |       |       |  |
| C5h                                                                                                                                                                                                                                | EEPROM<br>TReference 1 | R/WP  |               |       |       | TREF  | [15:8]   |            |       |       |  |
| C6h                                                                                                                                                                                                                                | EEPROM<br>Password 0   | *WP   |               |       |       | EEPV  | V [7:0]  |            |       |       |  |
| C7h                                                                                                                                                                                                                                | EEPROM<br>Password 1   | *WP   |               |       |       | EEPW  | / [15:8] |            |       |       |  |
| C8h                                                                                                                                                                                                                                | EEPROM<br>Password 2   | *WP   |               |       |       | EEPW  | [23:16]  |            |       |       |  |
| C9h                                                                                                                                                                                                                                | EEPROM<br>Password 3   | *WP   |               |       |       | EEPW  | [31:24]  |            |       |       |  |
| CAh                                                                                                                                                                                                                                | EEPROM PW<br>Enable    | WP    | EEPWE         |       |       |       |          |            |       |       |  |
| <ul> <li>Bit not implemented. Will return a 0 when read.</li> <li>*WP: The EEPW registers can be write-protected by password.</li> <li>RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked.</li> </ul> |                        |       |               |       |       |       |          |            |       |       |  |

#### Register Definitions; Configuration EEPROM with RAM mirror, Address C0h to CAh:

\_\_\_\_\_

# Register Definitions; User EEPROM, Address CBh to EAh:

| Address    | Function                  | Conv. | Bit 7 | Bit 6 | Bit 5    | Bit 4        | Bit 3        | Bit 2 | Bit 1 | Bit 0 |
|------------|---------------------------|-------|-------|-------|----------|--------------|--------------|-------|-------|-------|
| CBh to EAh | User EEPROM<br>(32 Bytes) | R/WP  |       |       | 32 Bytes | s of non-vol | atile User E | EPROM |       |       |

#### **3.3. CLOCK REGISTERS**

#### 00h - 100th Seconds

This register holds the count of hundredths of seconds, in two binary coded decimal (BCD) digits. Values will be from 00 to 99.

Read only. Writing to this register has no effect.

| Address | Function                  | Conv. | Bit 7    | Bit 6                                       | Bit 5                                                       | Bit 4                                                        | Bit 3                                                    | Bit 2                                                      | Bit 1                                                  | Bit 0                                        |
|---------|---------------------------|-------|----------|---------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|
| 00h     | 100 <sup>th</sup> Seconds | R     | 80       | 40                                          | 20                                                          | 10                                                           | 8                                                        | 4                                                          | 2                                                      | 1                                            |
| 001     | Reset                     |       | 0        | 0                                           | 0                                                           | 0                                                            | 0                                                        | 0                                                          | 0                                                      | 0                                            |
|         |                           |       |          |                                             |                                                             |                                                              |                                                          |                                                            |                                                        |                                              |
| Bit     | Symbol                    |       | Value    |                                             |                                                             | I                                                            | Description                                              | า                                                          |                                                        |                                              |
| 7:0     | 100 <sup>th</sup> Seconds |       | 00 to 99 | Holds the<br>When ST<br>ESYN bit<br>Seconds | count of hu<br>OP bit is se<br>is 1 in case<br>register val | undredths o<br>et to 1 or wh<br>e of an Exte<br>ue is cleare | f seconds,<br>en writing t<br>rnal Event<br>ed to 00 (se | coded in B0<br>to the Second<br>detection or<br>e TIME SY1 | CD format.<br>nds register<br>n EVI pin th<br>NCHRONIZ | r or when<br>le 100 <sup>th</sup><br>ATION). |

#### 01h – Seconds

This register holds the count of seconds, in two binary coded decimal (BCD) digits. Values will be from 00 to 59. Read: Always readable. Write: Can be write-protected by password.

| Address | Function | Conv. | Bit 7    | Bit 6                                                         | Bit 5                                                                   | Bit 4                                                               | Bit 3                                                    | Bit 2                                                           | Bit 1                                      | Bit 0                     |
|---------|----------|-------|----------|---------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|---------------------------|
| 01b     | Seconds  | R/WP  | 0        | 40                                                            | 20                                                                      | 10                                                                  | 8                                                        | 4                                                               | 2                                          | 1                         |
| 0111    | Reset    |       | 0        | 0                                                             | 0                                                                       | 0                                                                   | 0                                                        | 0                                                               | 0                                          | 0                         |
| Bit     | Symbol   |       | Value    |                                                               |                                                                         |                                                                     | Descriptior                                              | า                                                               |                                            |                           |
| 7       | 0        |       | 0        | Read only                                                     | y. Always 0                                                             |                                                                     | •                                                        |                                                                 |                                            |                           |
| 6:0     | Seconds  |       | 00 to 59 | Holds the<br>When wri<br>to 00 (sim<br>register v<br>TIME SYI | count of se<br>ting to the s<br>nilar to ESY<br>alue remain<br>NCHRONIZ | econds, coo<br>Seconds reg<br>N Bit functi<br>ns unchang<br>ATION). | led in BCD<br>gister the 10<br>on). When s<br>ed because | format.<br>00 <sup>th</sup> Seconc<br>STOP bit is<br>1 Hz clock | ls register is<br>1 the Seco<br>is stopped | s cleared<br>onds<br>(see |

#### 02h – Minutes

This register holds the count of minutes, in two binary coded decimal (BCD) digits. Values will be from 00 to 59. Read: Always readable. Write: Can be write-protected by password.

| Address | Function | Conv. | Bit 7    | Bit 6     | Bit 5       | Bit 4       | Bit 3       | Bit 2  | Bit 1 | Bit 0 |
|---------|----------|-------|----------|-----------|-------------|-------------|-------------|--------|-------|-------|
| 026     | Minutes  | R/WP  | 0        | 40        | 20          | 10          | 8           | 4      | 2     | 1     |
| 0211    | Reset    |       | 0        | 0         | 0           | 0           | 0           | 0      | 0     | 0     |
|         |          |       |          |           |             |             |             |        |       |       |
| Bit     | Symbol   |       | Value    |           |             | I           | Descriptior | ו      |       |       |
| 7       | 0        |       | 0        | Read only | /. Always 0 |             |             |        |       |       |
| 6:0     | Minutes  |       | 00 to 59 | Holds the | count of m  | inutes, cod | ed in BCD f | ormat. |       |       |

#### 03h – Hours

This register holds the count of hours, in two binary coded decimal (BCD) digits. Values will be from 00 to 23. Read: Always readable. Write: Can be write-protected by password.

| Address | Function | Conv. | Bit 7    | Bit 6     | Bit 5       | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|---------|----------|-------|----------|-----------|-------------|-------------|-------------|-------|-------|-------|
| 02h     | Hours    | R/WP  | 0        | 0         | 20          | 10          | 8           | 4     | 2     | 1     |
| 0311    | Reset    |       | 0        | 0         | 0           | 0           | 0           | 0     | 0     | 0     |
|         |          |       |          | 1         |             |             |             |       |       |       |
| Bit     | Symbol   |       | Value    |           |             |             | Description | ו     |       |       |
| 7:6     | 0        |       | 0        | Read only | y. Always 0 |             |             |       |       |       |
| 5:0     | Hours    |       | 00 to 23 | Holds the | count of ho | ours, coded | in BCD for  | mat.  |       |       |

# 3.4. CALENDAR REGISTERS

#### 04h – Weekday

This register holds the current day of the week. Each value represents one weekday that is assigned by the user. Values will range from 0 to 6. The weekday counter is simply a 3-bit counter which counts up to 6 and then resets to 0.

Read: Always readable. Write: Can be write-protected by password.

| Address            | Function | Conv. | Bit 7  | Bit 6     | Bit 5        | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|--------------------|----------|-------|--------|-----------|--------------|-------------|-------------|-------|-------|-------|
| 046                | Weekday  | R/WP  | 0      | 0         | 0            | 0           | 0           | 4     | 2     | 1     |
| 041                | Reset    |       | 0      | 0         | 0            | 0           | 0           | 0     | 0     | 0     |
| Bit                | Symbol   |       | Value  |           |              |             | Description | ı     |       |       |
| 7:3                | 0        |       | 0      | Read only | /. Always 0. |             |             |       |       |       |
| 2:0                | Weekday  |       | 0 to 6 | Holds the | weekday c    | ounter valu | e.          |       |       |       |
| Weekday            |          |       | Bit 7  | Bit 6     | Bit 5        | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
| Weekday 1 – Defaul | lt value |       |        |           |              |             |             | 0     | 0     | 0     |
| Weekday 2          |          |       |        |           |              |             |             | 0     | 0     | 1     |
| Weekday 3          |          |       |        |           |              |             |             | 0     | 1     | 0     |
| Weekday 4          |          |       | 0      | 0         | 0            | 0           | 0           | 0     | 1     | 1     |
| Weekday 5          |          |       |        |           |              |             |             | 1     | 0     | 0     |
| Weekday 6          |          |       |        |           |              |             |             | 1     | 0     | 1     |
| Weekday 7          |          |       |        |           |              |             |             | 1     | 1     | 0     |

#### 05h – Date

This register holds the current day of the month, in two binary coded decimal (BCD) digits. Values will range from 01 to 31. Leap years are correctly handled from 2000 to 2099.

| Address | Function | Conv. | Bit 7    | Bit 6                  | Bit 5                     | Bit 4                       | Bit 3                    | Bit 2      | Bit 1 | Bit 0 |
|---------|----------|-------|----------|------------------------|---------------------------|-----------------------------|--------------------------|------------|-------|-------|
| OFh     | Date     | R/WP  | 0        | 0                      | 20                        | 10                          | 8                        | 4          | 2     | 1     |
| 050     | Reset    |       | 0        | 0                      | 0                         | 0                           | 0                        | 0          | 0     | 1     |
|         |          |       |          |                        |                           |                             |                          |            |       |       |
| Bit     | Symbol   |       | Value    |                        |                           | l                           | Description              | า          |       |       |
| 7:6     | 0        |       | 0        | Read only              | /. Always 0               |                             |                          |            |       |       |
| 5:0     | Date     |       | 01 to 31 | Holds the<br>– Default | current dat<br>value = 01 | te of the mo<br>(01 is a va | onth, coded<br>lid date) | in BCD for | mat.  |       |

#### TS-3032-C7

#### 06h – Month

This register holds the current month, in two binary coded decimal (BCD) digits. Values will range from 01 to 12. Read: Always readable. Write: Can be write-protected by password.

| Address              | Function | Conv. | Bit 7    | Bit 6     | Bit 5        | Bit 4       | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
|----------------------|----------|-------|----------|-----------|--------------|-------------|------------|-------|-------|-------|
| Och                  | Month    | R/WP  | 0        | 0         | 0            | 10          | 8          | 4     | 2     | 1     |
| 0011                 | Reset    |       | 0        | 0         | 0            | 0           | 0          | 0     | 0     | 1     |
| Bit                  | Symbol   |       | Value    |           |              |             | Descriptio | n     |       |       |
| 7:5                  | 0        |       | 0        | Read onl  | y. Always 0  |             |            |       |       |       |
| 4:0                  | Month    |       | 01 to 12 | Holds the | e current mo | onth, coded | in BCD for | mat.  |       |       |
| Months               |          |       | Bit 7    | Bit 6     | Bit 5        | Bit 4       | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
| January – Default va | alue     |       |          |           |              | 0           | 0          | 0     | 0     | 1     |
| February             |          |       |          |           |              | 0           | 0          | 0     | 1     | 0     |
| March                |          |       |          |           |              | 0           | 0          | 0     | 1     | 1     |
| April                |          |       |          |           |              | 0           | 0          | 1     | 0     | 0     |
| Мау                  |          |       |          |           |              | 0           | 0          | 1     | 0     | 1     |
| June                 |          |       | 0        | 0         | 0            | 0           | 0          | 1     | 1     | 0     |
| July                 |          |       | 0        | 0         | 0            | 0           | 0          | 1     | 1     | 1     |
| August               |          |       |          |           |              | 0           | 1          | 0     | 0     | 0     |
| September            |          |       |          |           |              | 0           | 1          | 0     | 0     | 1     |
| October              |          |       |          |           |              | 1           | 0          | 0     | 0     | 0     |
| November             |          |       |          |           |              | 1           | 0          | 0     | 0     | 1     |
| December             |          |       |          |           |              | 1           | 0          | 0     | 1     | 0     |

#### 07h – Year

This register holds the current year, in two binary coded decimal (BCD) digits. Values will range from 00 to 99. Leap years are correctly handled from 2000 to 2099.

| Address | Function | Conv. | Bit 7    | Bit 6     | Bit 5       | Bit 4        | Bit 3       | Bit 2        | Bit 1        | Bit 0 |
|---------|----------|-------|----------|-----------|-------------|--------------|-------------|--------------|--------------|-------|
| 07h     | Year     | R/WP  | 80       | 40        | 20          | 10           | 8           | 4            | 2            | 1     |
| 0711    | Reset    |       | 0        | 0         | 0           | 0            | 0           | 0            | 0            | 0     |
| Bit     | Symbol   |       | Value    |           |             | [            | Descriptior | า            |              |       |
| 7:0     | Year     |       | 00 to 99 | Holds the | current yea | ar, coded in | BCD forma   | at. – Defaul | t value = 00 | )     |

#### **3.5. ALARM REGISTERS**

#### 08h - Minutes Alarm

This register holds the Minutes Alarm Enable bit AE\_M and the alarm value for minutes, in two binary coded decimal (BCD) digits. Values will range from 00 to 59.

Read: Always readable. Write: Can be write-protected by password.

| Address | Function      | Conv. | Bit 7    | Bit 6       | Bit 5                             | Bit 4                    | Bit 3                     | Bit 2       | Bit 1     | Bit 0 |
|---------|---------------|-------|----------|-------------|-----------------------------------|--------------------------|---------------------------|-------------|-----------|-------|
| 006     | Minutes Alarm | R/WP  | AE_M     | 40          | 20                                | 10                       | 8                         | 4           | 2         | 1     |
| 000     | Reset         |       | 0        | 0           | 0                                 | 0                        | 0                         | 0           | 0         | 0     |
|         |               |       |          |             |                                   |                          |                           |             |           |       |
| Bit     | Symbol        |       | Value    |             |                                   | I                        | Descriptio                | า           |           |       |
| _       |               |       | Mi       | nutes Alarn | n Enable bi<br>(see USE           | t. Enables a<br>OF THE A | alarm togetl<br>LARM INTE | ner with AE | _H and AE | _D    |
| 7       | AE_M          |       | 0        | Enabled.    | <ul> <li>Default value</li> </ul> | alue                     |                           |             |           |       |
|         |               |       | 1        | Disabled.   |                                   |                          |                           |             |           |       |
| 6:0     | Minutes Alarm |       | 00 to 59 | Holds the   | alarm valu                        | e for minute             | es, coded ir              | BCD form    | at.       |       |

#### 09h – Hours Alarm

This register holds the Hours Alarm Enable bit AE\_H and the alarm value for hours, in two binary coded decimal (BCD) digits. Values will range from 00 to 23.

Read: Always readable. Write: Can be write-protected by password.

| Address | Function    | Conv. | Bit 7    | Bit 6                | Bit 5                         | Bit 4                  | Bit 3       | Bit 2                   | Bit 1     | Bit 0 |
|---------|-------------|-------|----------|----------------------|-------------------------------|------------------------|-------------|-------------------------|-----------|-------|
| 00h     | Hours Alarm | R/WP  | AE_H     | 0                    | 20                            | 10                     | 8           | 4                       | 2         | 1     |
| 0911    | Reset       |       | 0        | 0                    | 0                             | 0                      | 0           | 0                       | 0         | 0     |
|         |             |       |          | 1                    |                               |                        |             |                         |           |       |
| Bit     | Symbol      |       | Value    |                      |                               |                        | Description | า                       |           |       |
|         |             |       | Н        | lours Alarm          | Enable bit.<br>(see USE       | Enables al<br>OF THE A | arm togethe | er with AE_<br>ERRUPT). | M and AE_ | D     |
| 7       | AE_H        |       | 0        | Enabled.             | <ul> <li>Default v</li> </ul> | alue                   |             |                         |           |       |
|         |             |       | 1        | Disabled.            |                               |                        |             |                         |           |       |
| 6       | 0           |       | 0        | Read only. Always 0. |                               |                        |             |                         |           |       |
| 5:0     | Hours Alarm |       | 00 to 23 | Holds the            | alarm valu                    | e for hours,           | coded in B  | CD format.              |           |       |

#### 0Ah – Date Alarm

This register holds the Date Alarm Enable bit AE\_D and the alarm value for the date, in two binary coded decimal (BCD) digits. Values will range from 01 to 31. Leap years are correctly handled from 2000 to 2099. Read: Always readable. Write: Can be write-protected by password.

| Address                                               | Function                              | Conv.       | Bit 7     | Bit 6                                 | Bit 5                                         | Bit 4                                               | Bit 3                          | Bit 2                      | Bit 1               | Bit 0 |
|-------------------------------------------------------|---------------------------------------|-------------|-----------|---------------------------------------|-----------------------------------------------|-----------------------------------------------------|--------------------------------|----------------------------|---------------------|-------|
| OAh                                                   | Date Alarm                            | R/WP        | AE_D      | 0                                     | 20                                            | 10                                                  | 8                              | 4                          | 2                   | 1     |
| UAN                                                   | Reset                                 |             | 0         | 0                                     | 0                                             | 0                                                   | 0                              | 0                          | 0                   | 0     |
| Bit                                                   | Symbol                                |             | Value     |                                       |                                               |                                                     | Descriptio                     | า                          |                     |       |
|                                                       |                                       |             | [         | Date Alarm                            | Enable bit.<br>(see USE                       | Enables ala<br>OF THE A                             | arm togethe<br>LARM INTE       | er with AE_N<br>ERRUPT).   | I and AE_H          | 1     |
| 7                                                     | AE_D                                  |             | 0         | Enabled.                              | <ul> <li>Default va</li> </ul>                | alue                                                |                                |                            |                     |       |
|                                                       |                                       |             | 1         | Disabled.                             |                                               |                                                     |                                |                            |                     |       |
| 6                                                     | 0                                     |             | 0         | Read only                             | y. Always 0                                   |                                                     |                                |                            |                     |       |
| 5:0                                                   | Date Alarm                            |             | 01 to 31  | Holds the<br>If the Dat<br>with a val | e alarm valu<br>e Alarm is te<br>id one (01 t | e for the da<br>o be used,<br>o 31). <sup>(1)</sup> | ite, coded ii<br>the invalid v | n BCD form<br>/alue (00) n | at.<br>nust be repl | aced  |
| <sup>(1)</sup> Note that an alarm<br>and Date Alarm = | is never generated a 00h (not valid). | after POR b | ecause of | the default                           | values AE_I                                   | D = 0 = ena                                         | abled, Date                    | = 01 (valid)               |                     |       |

# 3.6. PERIODIC COUNTDOWN TIMER CONTROL REGISTERS

#### 0Bh – Timer Value 0

This register is used to set the lower 8 bits of the 12 bit Timer Value (preset value) for the Periodic Countdown Timer. This value will be automatically reloaded into the Countdown Timer when it reaches zero. This allows for periodic timer interrupts (see calculation below).

Read: Always readable. Write: Can be write-protected by password.

| Address | Function      | Function Conv. |               | Bit 6                                                          | Bit 5                                                               | Bit 4                                                               | Bit 3                                                   | Bit 2                                                    | Bit 1                                            | Bit 0                                |
|---------|---------------|----------------|---------------|----------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|--------------------------------------|
| OPh     | Timer Value 0 | R/WP           | 128           | 64                                                             | 32                                                                  | 16                                                                  | 8                                                       | 4                                                        | 2                                                | 1                                    |
| UDII    | Reset         |                | 0             | 0                                                              | 0                                                                   | 0                                                                   | 0                                                       | 0                                                        | 0                                                | 0                                    |
|         |               |                |               |                                                                |                                                                     |                                                                     |                                                         |                                                          |                                                  |                                      |
| Bit     | Symbol        |                | Value         |                                                                |                                                                     | I                                                                   | Description                                             | า                                                        |                                                  |                                      |
| 7:0     | Timer Value 0 |                | 00h to<br>FFh | The Time<br>8 bit) (see<br>only the p<br>When the<br>0Bh can b | r Value for<br>USE OF T<br>preset value<br>Periodic C<br>pe used as | the Periodic<br>THE PERIO<br>is returned<br>ountdown T<br>RAM byte. | c Countdow<br>DIC COUN<br>I and not the<br>Timer Interr | n Timer in I<br>TDOWN TI<br>e current va<br>upt function | binary form<br>MER). Whe<br>alue.<br>is not used | at (lower<br>en read,<br>d, register |

#### 0Ch – Timer Value 1

This register is used to set the upper 4 bits of the 12 bit Timer Value (preset value) for the Periodic Countdown Timer. This value will be automatically reloaded into the Countdown Timer when it reaches zero. This allows for periodic timer interrupts (see calculation below).

Read: Always readable. Write: Can be write-protected by password.

| Address | Function      | Conv. | Bit 7    | Bit 6                                 | Bit 5                                   | Bit 4                    | Bit 3                                 | Bit 2                                    | Bit 1                             | Bit 0                 |
|---------|---------------|-------|----------|---------------------------------------|-----------------------------------------|--------------------------|---------------------------------------|------------------------------------------|-----------------------------------|-----------------------|
| 0Ch     | Timer Value 1 | R/WP  | 0        | 0                                     | 0                                       | 0                        | 2048                                  | 1024                                     | 512                               | 256                   |
| 0011    | Reset         |       | 0        | 0                                     | 0                                       | 0                        | 0                                     | 0                                        | 0                                 | 0                     |
|         |               |       |          |                                       |                                         |                          |                                       |                                          |                                   |                       |
| Bit     | Symbol        |       | Value    |                                       |                                         | I                        | Description                           | า                                        |                                   |                       |
| 7:4     | 0             |       | 0        | Read only                             | y. Always 0                             |                          |                                       |                                          |                                   |                       |
| 3:0     | Timer Value 1 |       | 0h to Fh | The Time<br>4 bit) (see<br>only the p | r Value for<br>USE OF T<br>preset value | the Periodic<br>HE PERIO | c Countdow<br>DIC COUN<br>and not the | n Timer in I<br>TDOWN TI<br>e current va | binary form<br>MER). Whe<br>alue. | at (upper<br>en read, |

Countdown Period in seconds:

Countdown Period = Timer Value Timer Clock Frequency

# **3.7. STATUS REGISTER**

#### 0Dh - Status

This register is used to detect the occurrence of various interrupt events and reliability problems in internal data. Note that flags are read/clear only.

| Address                          | Function              | Conv.                                                                          | Bit 7                                                                                                                                                          | Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 0 |                               |                             |                                                      |                             |                         |                   |  |  |  |  |
|----------------------------------|-----------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------|-----------------------------|------------------------------------------------------|-----------------------------|-------------------------|-------------------|--|--|--|--|
| ODh                              | Status                | R/WP                                                                           | THF                                                                                                                                                            | TLF                                                                                       | UF                            | TF                          | AF                                                   | EVF                         | PORF                    | VLF               |  |  |  |  |
| 0011                             | Reset                 |                                                                                | 0                                                                                                                                                              | 0                                                                                         | 0                             | 0                           | 0                                                    | Х                           | 1                       | 0                 |  |  |  |  |
| Bit                              | Symbol                |                                                                                | Value                                                                                                                                                          |                                                                                           |                               | [                           | Description                                          | n                           |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | Temp                                                                                                                                                           | erature Hig                                                                               | h Flag (see                   | TEMPERA                     | TURE HIG                                             |                             | JPT FUNC                | TION)             |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | No event                                                                                  | detected.                     |                             |                                                      |                             |                         |                   |  |  |  |  |
| 7                                | THF                   |                                                                                |                                                                                                                                                                | If set to 0                                                                               | beforehand                    | d, indicates                | the occurre                                          | ence of a te                | mperature t             | hat is            |  |  |  |  |
|                                  |                       |                                                                                | 1                                                                                                                                                              | above the                                                                                 | e stored Ter                  | nperature F<br>ed until a 0 | ligh Thresh<br>is written b                          | old value 1                 | HI.<br>(1)              |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | THF is als                                                                                | so cleared t                  | o 0 when w                  | riting 1 to t                                        | he THR bit.                 | ( )                     |                   |  |  |  |  |
|                                  |                       |                                                                                | Temp                                                                                                                                                           | perature Lov                                                                              | w Flag (see                   | TEMPERA                     | TURE LOV                                             | V INTERRU                   | JPT FUNCT               | TON)              |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | No event                                                                                  | detected.                     |                             |                                                      |                             |                         |                   |  |  |  |  |
| 6                                | TLF                   |                                                                                |                                                                                                                                                                | If set to 0                                                                               | beforehand                    | d, indicates                | the occurre                                          | ence of a te                | mperature t             | hat is            |  |  |  |  |
|                                  |                       |                                                                                | 1                                                                                                                                                              | The value                                                                                 | 1 is retain                   | ed until a 0                | is written b                                         | y the user.                 | _1.<br>(1)              |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | TLF is als                                                                                | o cleared to                  | 0 0 when w                  | riting 1 to the                                      | he TLR bit.                 |                         |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | (see P                                                                                    | Pe<br>FRIODIC T               | eriodic lime<br>IMF LIPDA   | e Update FI                                          | ag<br>RUPT FUNC             | CTION)                  |                   |  |  |  |  |
| 5                                | UF                    |                                                                                | 0                                                                                                                                                              | No event                                                                                  | detected.                     |                             |                                                      |                             | ,,                      |                   |  |  |  |  |
|                                  |                       |                                                                                | 1         If set to 0 beforehand, indicates the occurrence of a Periodic Time Up<br>Interrupt event. The value 1 is retained until a 0 is written by the user. |                                                                                           |                               |                             |                                                      |                             |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | 1 In set to b belotenand, indicates the occurrence of a Periodic Time of<br>Interrupt event. The value 1 is retained until a 0 is written by the user.         |                                                                                           |                               |                             |                                                      |                             |                         |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | (see PERI                                                                                 | ODIC COU                      | NTDOWN 1                    | IMER INT                                             | ERRUPT F                    | UNCTION)                |                   |  |  |  |  |
| 4                                | TF                    |                                                                                | 0                                                                                                                                                              | No event                                                                                  | detected.                     |                             |                                                      |                             |                         |                   |  |  |  |  |
| -                                |                       |                                                                                |                                                                                                                                                                | If set to 0                                                                               | beforehand                    | d, indicates                | the occurre                                          | ence of a Pe                | eriodic Cour            | ntdown            |  |  |  |  |
|                                  |                       |                                                                                | 1                                                                                                                                                              | user.                                                                                     | errupt even                   | . The value                 | 1 is retain                                          | ed until a 0                | is written by           | / the             |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | Ala                                                                                       | rm Flag (se                   | e ALARM I                   | NTERRUP                                              | T FUNCTIO                   | DN)                     |                   |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | No event                                                                                  | detected.                     |                             |                                                      |                             | ·                       |                   |  |  |  |  |
| 3                                | AF                    |                                                                                |                                                                                                                                                                | If set to 0                                                                               | beforehand                    | d, indicates                | the occurre                                          | ence of an A                | Alarm Interro           | upt               |  |  |  |  |
|                                  |                       |                                                                                | 1                                                                                                                                                              | event. The                                                                                | e value 1 is<br>flag is set o | retained ui                 | ntil a 0 is w<br>ement to a                          | ritten by the<br>matched ca | e user.<br>use (and not | t all the         |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | time it is e                                                                              | equal).                       |                             |                                                      |                             |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | Ex                                                                                                                                                             | ternal Ever                                                                               | nt Flag (see                  | EXTERNA                     | L EVENT I                                            | NTERRUP                     | FUNCTIO                 | N)                |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | The Rese                                                                                  | et value X d                  | lepends on                  | the voltage                                          | on the EVI                  | pin at POR              | and has           |  |  |  |  |
|                                  |                       |                                                                                | х                                                                                                                                                              |                                                                                           | level is                      | regarded a                  | s an Exteri                                          | nal Event In                | terrupt.                |                   |  |  |  |  |
| 2                                | EVF                   |                                                                                |                                                                                                                                                                | If $X = 1$ , a                                                                            | LOW level                     | was detect                  | ed on EVI                                            | pin.                        |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | $II \land = 0, I$<br>No event                                                             | detected                      | el was dele                 | clea on Ev                                           | i pin.                      |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | 4                                                                                                                                                              | If set to 0                                                                               | beforehand                    | d, indicates                | the occurre                                          | ence of an E                | External Eve            | ent. The          |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | value 1 is                                                                                | retained u                    | ntil a 0 is wi              | itten by the                                         | e user.                     |                         |                   |  |  |  |  |
|                                  |                       |                                                                                | Pov                                                                                                                                                            | ver On Res                                                                                | et Flag (see                  | POWER (                     | DN RESET                                             |                             | PT FUNCTIO              | (NC               |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | INO V <sub>DD</sub> St                                                                    | beforeband                    | DelOW V <sub>POR</sub>      | (0.9 V) IN V                                         | DD Power                    | state detec             | $\frac{100}{100}$ |  |  |  |  |
| 1                                | PORF                  |                                                                                |                                                                                                                                                                | in VDD P                                                                                  | ower state                    | has occurre                 | d. The data                                          | a in the dev                | ice are no lo           | onger             |  |  |  |  |
|                                  |                       |                                                                                | 1                                                                                                                                                              | valid and                                                                                 | all registers                 | s must be ir                | itialized. T                                         | he value 1 i                | s retained u            | intil a 0 is      |  |  |  |  |
|                                  |                       |                                                                                | written by the user. At power up (POR) the value is set to 1, the user h<br>to write 0 to the flag to use it.                                                  |                                                                                           |                               |                             |                                                      |                             |                         |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | Voltage Lo                                                                                | w Flag (see                   | VOLTAGE                     | LOW INT                                              | ERRUPT F                    | UNCTION)                |                   |  |  |  |  |
|                                  |                       |                                                                                | 0                                                                                                                                                              | No voltag                                                                                 | e drop of th                  | e internal v                | oltage belo                                          | w V <sub>LOW</sub> det      | ected (V <sub>DD</sub>  | or                |  |  |  |  |
|                                  |                       |                                                                                | •                                                                                                                                                              | V <sub>BACKUP</sub> ). At power on (POR) the VLF flag is automatically cleared to 0       |                               |                             |                                                      |                             |                         |                   |  |  |  |  |
| 0                                | VLF                   |                                                                                |                                                                                                                                                                | The same                                                                                  | ling freque                   | ncy is 1 Hz                 | The data i                                           | in the devic                | e may no lo             | inger be          |  |  |  |  |
|                                  |                       | valid and all registers should be reinitialized. The value 1 is retained until |                                                                                                                                                                |                                                                                           |                               |                             | valid and all registers should be reinitialized. The |                             |                         |                   |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | U is writte                                                                               | n by the us<br>rnal voltage   | er.<br>e is below V         |                                                      | nperature o                 | ompensatio              | on is             |  |  |  |  |
|                                  |                       |                                                                                |                                                                                                                                                                | stopped,                                                                                  | CLKOUT is                     | LOW and                     | the I <sup>2</sup> C inte                            | rface is disa               | abled ( $V_{DD}$ <      | : 1.4 V).         |  |  |  |  |
| <sup>(1)</sup> Note that the THF | and TLF flags are alw | ays reset                                                                      | whenever t                                                                                                                                                     | he register                                                                               | 0Dh Status                    | is written to               | o (using Os                                          | or 1s).                     |                         |                   |  |  |  |  |

#### **3.8. TEMPERATURE REGISTERS**

#### 0Eh – Temperature LSBs

This register hosts the 4 least significant bits (LSBs) of the Temperature value TEMP [11:0] in two's complement format (fractional part). The register is also used to detect the occurrence of various interrupt events and reliability problems in internal data.

Note that the flags (EEF, CLKF and BSF) are read/clear only.

| Address | Function                                                                                                                                                                                                                | Conv. | Bit 7                                                                                                                                                                                               | Bit 6                                                                                                                                      | Bit 5                                                                                                                                        | Bit 4                                                                                                                   | Bit 3                                                                                                                               | Bit 2                                                                                                                      | Bit 1                                                                                                       | Bit 0                                              |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|
| OFh     | Temperature LSBs                                                                                                                                                                                                        | R/WP  |                                                                                                                                                                                                     | TEMF                                                                                                                                       | P [3:0]                                                                                                                                      |                                                                                                                         | EEF                                                                                                                                 | EEbusy                                                                                                                     | CLKF                                                                                                        | BSF                                                |  |  |
| UEN     | Reset                                                                                                                                                                                                                   |       |                                                                                                                                                                                                     | 0h <del>-</del>                                                                                                                            | <b>&gt;</b> Xh                                                                                                                               |                                                                                                                         | 0                                                                                                                                   | $1 \rightarrow 0$                                                                                                          | 0                                                                                                           | 0                                                  |  |  |
| Bit     | Symbol                                                                                                                                                                                                                  |       | Value                                                                                                                                                                                               |                                                                                                                                            |                                                                                                                                              |                                                                                                                         | Descriptio                                                                                                                          | n                                                                                                                          |                                                                                                             |                                                    |  |  |
| 7:4     | TEMP [3:0]                                                                                                                                                                                                              |       | 0h to<br>Fh                                                                                                                                                                                         | Fractiona<br>format. –<br>Stores the<br>higher me<br>also TEM<br>The intern<br>second. C<br>available.<br>Hint: The<br>automatic<br>TEMPER | I part of the<br>(Read Only<br>e last value<br>easurement<br>PERATURI<br>nal tempera<br>One second<br>integer par<br>cally compa<br>ATURE TH | Temperatu<br>of the mea<br>resolution<br>E REFERE<br>ture sensin<br>after POR,<br>t TEMP [11<br>red to the T<br>RESHOLD | rre value TI<br>sured intern<br>of 1/16 = 0<br>NCE ADJU<br>g itself is c<br>the first te<br>:4] in regist<br>Low and T<br>S REGISTE | EMP [11:0]<br>nal tempera<br>.0625°C. Se<br>STMENT).<br>arried out a<br>mperature v<br>ter Tempera<br>High Thresl<br>ERS). | in two's cor<br>iture. Allows<br>ee table bel-<br>utomatically<br>value (Xh) is<br>ature MSBs<br>holds (see | nplement<br>s the<br>ow (see<br>v every<br>s<br>is |  |  |
|         |                                                                                                                                                                                                                         |       | EEPROM Memory Write Access Failed Flag (see EEF FLAG)           0         Previous write access was successful.                                                                                     |                                                                                                                                            |                                                                                                                                              |                                                                                                                         |                                                                                                                                     |                                                                                                                            |                                                                                                             |                                                    |  |  |
| 0       |                                                                                                                                                                                                                         |       | EEPROM Memory Write Access Failed Flag (see EEF FLAG)           0         Previous write access was successful.           If set to 0 beforehand, indicates that the EEPROM write access has failed |                                                                                                                                            |                                                                                                                                              |                                                                                                                         |                                                                                                                                     |                                                                                                                            |                                                                                                             |                                                    |  |  |
| 3       |                                                                                                                                                                                                                         |       | 1                                                                                                                                                                                                   | If set to 0<br>because<br>until a 0 is                                                                                                     | beforehand<br>V <sub>DD</sub> has dro<br>s written by                                                                                        | d, indicates<br>pped below<br>the user.                                                                                 | that the EE<br>V V <sub>DD:EEF</sub> (1.                                                                                            | PROM writ<br>3 V). The va                                                                                                  | e access ha<br>alue 1 is ret                                                                                | as failed<br>ained                                 |  |  |
|         |                                                                                                                                                                                                                         |       |                                                                                                                                                                                                     | E                                                                                                                                          | EPROM Me                                                                                                                                     | mory Busy<br>(see FFB                                                                                                   | Status Bit -                                                                                                                        | - (Read On                                                                                                                 | ly)                                                                                                         |                                                    |  |  |
|         |                                                                                                                                                                                                                         |       | 0                                                                                                                                                                                                   | The trans                                                                                                                                  | fer is finishe                                                                                                                               | ed.                                                                                                                     | 001 011)                                                                                                                            |                                                                                                                            |                                                                                                             |                                                    |  |  |
| 2       | EEbusy                                                                                                                                                                                                                  |       | 1                                                                                                                                                                                                   | Indicates<br>and will ig<br>At power<br>first refres<br>EEbusy is                                                                          | that the EE<br>inore any fu<br>up (POR) a<br>shment is t <sub>P</sub><br>s cleared to                                                        | PROM is c<br>irther comm<br>refresh is a<br><sub>REFR</sub> = ~66<br>0 automati                                         | urrently har<br>nands until<br>automatica<br>ms. After th<br>cally.                                                                 | ndling a rea<br>the current<br>lly generate<br>ne refreshm                                                                 | d or write re<br>one is finisl<br>d. The time<br>ent is finish                                              | equest<br>ned.<br>of this<br>ed;                   |  |  |
|         |                                                                                                                                                                                                                         |       | Clock                                                                                                                                                                                               | Output Inter                                                                                                                               | rupt Flag (s                                                                                                                                 | ee INTERF                                                                                                               | RUPT CON                                                                                                                            | TROLLED                                                                                                                    | CLOCK OU                                                                                                    | TPUT)                                              |  |  |
|         |                                                                                                                                                                                                                         |       | 0                                                                                                                                                                                                   | No event                                                                                                                                   | detected.                                                                                                                                    |                                                                                                                         |                                                                                                                                     |                                                                                                                            |                                                                                                             |                                                    |  |  |
| 1       | CLKF                                                                                                                                                                                                                    |       | 1                                                                                                                                                                                                   | If set to 0<br>output on<br>user.                                                                                                          | beforehand<br>CLKOUT p                                                                                                                       | d, indicates<br>bin. The val                                                                                            | the occurre<br>ue 1 is reta                                                                                                         | ence of an in<br>ined until a                                                                                              | nterrupt driv<br>0 is written                                                                               | ven clock<br>by the                                |  |  |
|         |                                                                                                                                                                                                                         |       | Backup Switch Flag (see AUTOMATIC BACKUP SWITCHOVER FUNCTION)                                                                                                                                       |                                                                                                                                            |                                                                                                                                              |                                                                                                                         |                                                                                                                                     |                                                                                                                            |                                                                                                             |                                                    |  |  |
| 0       | 0       BSF         0       BSF    No backup switchover detected. At power up (POR) this flag is automatically cleared to 0. When the backup switchover function disabled (BSM field = 00 or 11) BSF is always logic 0. |       |                                                                                                                                                                                                     |                                                                                                                                            |                                                                                                                                              |                                                                                                                         |                                                                                                                                     |                                                                                                                            | is flag is<br>er function i                                                                                 | s                                                  |  |  |
|         |                                                                                                                                                                                                                         |       | 1                                                                                                                                                                                                   | If set to 0<br>V <sub>BACKUP</sub> has<br>TS-3032-                                                                                         | beforehand<br>as occurred<br>C7 module                                                                                                       | d, indicates<br>I. The value<br>is in VDD F                                                                             | that a swite<br>1 can be c<br>Power state                                                                                           | chover from<br>cleared by w                                                                                                | main powe<br>vriting a 0 to                                                                                 | er V <sub>DD</sub> to<br>the bit if                |  |  |

#### 0Fh – Temperature MSBs

This register hosts the 8 most significant bits (MSBs) of the Temperature value TEMP [11:0] in two's complement format (integer part).

Read only. Writing to this register has no effect.

| Address | Function         | Conv. | Bit 7         | Bit 6                                                                                                                      | Bit 5                                                                                                                                | Bit 4                                                                                                              | Bit 3                                                                                                               | Bit 2                                                                                                            | Bit 1                                                                                                 | Bit 0                                     |  |  |
|---------|------------------|-------|---------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|
| OFh     | Temperature MSBs | R     |               |                                                                                                                            |                                                                                                                                      | TEMP                                                                                                               | <sup>•</sup> [11:4]                                                                                                 |                                                                                                                  |                                                                                                       |                                           |  |  |
| UFN     | Reset            |       |               |                                                                                                                            |                                                                                                                                      | 00h -                                                                                                              | → XXh                                                                                                               |                                                                                                                  |                                                                                                       |                                           |  |  |
| Dit     | O web at         |       | Malaa         | Description                                                                                                                |                                                                                                                                      |                                                                                                                    |                                                                                                                     |                                                                                                                  |                                                                                                       |                                           |  |  |
| Bit     | Symbol           |       | value         | Description                                                                                                                |                                                                                                                                      |                                                                                                                    |                                                                                                                     |                                                                                                                  |                                                                                                       |                                           |  |  |
| 7:0     | TEMP [11:4]      |       | 00h to<br>FFh | Integer pa<br>format. –<br>Stores the<br>resolution<br>TEMPER<br>The intern<br>second.<br>One seco<br>The TEM<br>Threshold | art of the Te<br>(Read Onl<br>e last value<br>i in two's co<br>ATURE RE<br>hal tempera<br>nd after PC<br>P [11:4] val<br>is (see TEN | emperature<br>y)<br>of the mea<br>omplement<br>FERENCE<br>ature sensir<br>DR, the first<br>ue is auton<br>MPERATUF | value TEM<br>Isured intern<br>format. See<br>ADJUSTM<br>Ig itself is ca<br>temperatur<br>natically cor<br>RE THRESH | P [11:0] in t<br>nal tempera<br>table below<br>ENT).<br>arried out a<br>re value (X)<br>npared to tl<br>HOLDS RE | wo's compl<br>ture with 1°<br>w (see also<br>utomatically<br>(h) is availa<br>ne TLow an<br>GISTERS). | ement<br>°C<br>/ every<br>ble.<br>d THigh |  |  |

#### Temperature/Data relationship:

| Address | Function         | Conv. | Bit 7           | Bit 6          | Bit 5           | Bit 4          | Bit 3          | Bit 2          | Bit 1          | Bit 0          |
|---------|------------------|-------|-----------------|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|
| 0Eh     | Temperature LSBs | R/WP  | 2 <sup>-1</sup> | 2-2            | 2 <sup>-3</sup> | 2-4            | EEF            | EEbusy         | CLKF           | BSF            |
| 0Fh     | Temperature MSBs | R     | Sign            | 2 <sup>6</sup> | 2 <sup>5</sup>  | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> |

#### TEMP (12 bits) examples:

| TEMP [11:0] value        | Hexadecimal | Decimal | Signed decimal<br>(two's complement) | Temperature in °C(*) |
|--------------------------|-------------|---------|--------------------------------------|----------------------|
| 0111'1111'1111           | 7FF         | 2047    | 2047                                 | 127.9375             |
| 0110'1001'0000           | 690         | 1680    | 1680                                 | 105                  |
| 0101'0101'0000           | 550         | 1360    | 1360                                 | 85                   |
| 0100'1011'0000           | 4B0         | 1200    | 1200                                 | 75                   |
| 0011'0010'0000           | 320         | 800     | 800                                  | 50                   |
| 0001'1001'0000           | 190         | 400     | 400                                  | 25                   |
| 0000'0001'0000           | 010         | 16      | 16                                   | 1                    |
| 0000'0000'0100           | 004         | 4       | 4                                    | 0.25                 |
| 0000'0000'0001           | 001         | 1       | 1                                    | 0.0625               |
| 0000'0000'0000 (default) | 000         | 0       | 0                                    | 0                    |
| 1111'1111'1111           | FFF         | 4095    | -1                                   | -0.0625              |
| 1111'1111'1100           | FFC         | 4092    | -4                                   | -0.25                |
| 1111'1111'0000           | FF0         | 4080    | -16                                  | -1                   |
| 1110'0111'0000           | E70         | 3696    | -400                                 | -25                  |
| 1101'1000'0000           | D80         | 3456    | -640                                 | -40                  |
| 1000'0000'0000           | 800         | 2048    | -2048                                | -128                 |

(\*) Temperature value in °C = Signed decimal / 16 = Signed decimal × 0.0625.

Note that there is no need to read the Temperature LSBs byte (TEMP [3:0]) if resolution below 1°C is not required.

Note that the thermometer must not be operated outside the temperature range from -40 to +105°C specified by the TS-3032-C7 module.

Note: The Temperature LSBs and Temperature MSBs registers know no blocking/shadowing. To get a valid 12-bit temperature value, the TEMP [11:0] value should be read after the 1 Hz tick, or up to 1 ms before a 1 Hz tick (or TEMP [11:0] value can be read twice, and then compared).

#### **3.9. CONTROL REGISTERS**

#### 10h – Control 1

This register is used to specify the source for the Periodic Time Update Interrupt function and to select or set operations for the Periodic Countdown Timer. It also holds the control bit for automatic refresh of the Configuration Registers.

| Address  | Function          | Conv.  | Bit 7                                                                                                                                                                                                                                                                     | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 4                                                                                                                                                           | Bit 3                                                                                                                                                          | Bit 2                                                                                                                                         | Bit 1                                                                                                                              | Bit 0                                                                                            |  |  |
|----------|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| 10b      | Control 1         | R/WP   | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | GP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | USEL                                                                                                                                                            | TE                                                                                                                                                             | EERD                                                                                                                                          | -                                                                                                                                  | ГD                                                                                               |  |  |
| 1011     | Reset             |        | 0                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                               | 0                                                                                                                                                              | 0                                                                                                                                             | 0                                                                                                                                  | 0                                                                                                |  |  |
| Bit      | Symbol            |        | Value                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 | Descriptio                                                                                                                                                     | n                                                                                                                                             |                                                                                                                                    |                                                                                                  |  |  |
| 7:6      | -                 |        | 0                                                                                                                                                                                                                                                                         | Bit not im                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | plemented.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Will return                                                                                                                                                     | a 0 when re                                                                                                                                                    | ead.                                                                                                                                          |                                                                                                                                    |                                                                                                  |  |  |
| 5        | GP0               |        | 0 or 1                                                                                                                                                                                                                                                                    | Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | bit for gene                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ral purpose                                                                                                                                                     | use.                                                                                                                                                           |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
| 4        | USEL              |        | Update I<br>Wher<br>Seconds<br>0                                                                                                                                                                                                                                          | nterrupt Se<br>(see P<br>STOP bit i<br>register or<br>pin the le<br>Second u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Elect bit. Spo<br>Tim<br>ERIODIC T<br>is set to 1 th<br>when ESYI<br>ngth of the<br>update (Auto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ecifies eithe<br>e Update In<br>IME UPDA<br>ne interrupt<br>N bit is 1 in<br>current upd<br>SYNCHRO<br>p reset time                                             | r Second o<br>tterrupt funct<br>TE INTERF<br>function is<br>case of an<br>late period<br>NIZATION)<br>$t_{RTN2} = 500$                                         | r Minute up<br>stion.<br>UPT FUNC<br>stopped. W<br>External Ev<br>is affected (<br>ms). – Def                                                 | odate for th<br>CTION).<br>/hen writing<br>/ent detect<br>(see TIME                                                                | e Periodic<br>g to the<br>ion on EVI                                                             |  |  |
|          |                   |        | 1                                                                                                                                                                                                                                                                         | Minute up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | odate (Auto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | reset time                                                                                                                                                      | t <sub>RTN2</sub> = 15.6                                                                                                                                       | ms).                                                                                                                                          |                                                                                                                                    |                                                                                                  |  |  |
| 3        | TE                |        | Periodic Countdown Timer Enable bit. This bit controls the start/stop setting for the<br>Periodic Countdown Timer Interruption function<br>(see PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION).<br>0 Stops the Periodic Countdown Timer Interrupt function. – Default value |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
| J J      |                   |        | 0                                                                                                                                                                                                                                                                         | O Stops the Periodic Countdown Timer Interrupt function. – Default value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
|          |                   |        | 1                                                                                                                                                                                                                                                                         | <ul> <li>(see PERIODIC TIMÉ UPDATE INTERRUPT FUNCTION).</li> <li>When STOP bit is set to 1 the interrupt function is stopped. When writing to the econds register or when ESYN bit is 1 in case of an External Event detection on EVI pin the length of the current update period is affected (see TIME SYNCHRONIZATION).</li> <li>0 Second update (Auto reset time t<sub>RTN2</sub> = 500 ms). – Default value</li> <li>1 Minute update (Auto reset time t<sub>RTN2</sub> = 500 ms). – Default value</li> <li>1 Minute update (Auto reset time t<sub>RTN2</sub> = 15.6 ms).</li> <li>Periodic Countdown Timer Enable bit. This bit controls the start/stop setting for the Periodic Countdown Timer Interruption function         (see PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION).</li> <li>0 Stops the Periodic Countdown Timer Interrupt function. – Default value</li> <li>1 Starts the Periodic Countdown Timer Interrupt function (a countdown starts from the preset value set in Timer Value registers).</li> <li>EPROM Memory Refresh Disable bit. When 1, disables the automatic refresh of the Configuration Registers from the EEPROM Memory</li> <li>(see AUTOMATIC REFRESH (ALL CONFIGURATION EEPROM → RAM)).</li> <li>Refresh is active. All data in the Configuration Registers are refreshed by the data stored in the EEPROM each 24 hours, at date increment (at the beginning of the last second before midnight). The time of this automatic refreshment is t<sub>AREFR</sub> = ~3.5 ms. Refresh is only active when TS-3032-C7 is not in VBACKUP Power state and V<sub>DD</sub> ≥ V<sub>LOW</sub>. – Default value</li> <li>1 Refresh is disabled.</li> <li>1 Timer Clock Frequency selection. Sets the countdown source clock for the Periodic Countdown Timer Interrupt function. With this setting the Auto reset time t<sub>RTN1</sub> is also defined. See table below (see also PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION).</li> <li>0 to 11 update (1/60 Hz), the timing of both, countdown and interrupts, is coordinated with the clock update timing but has a maximum jitter of 30.5</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
| 2        | EERD              |        | EEPRON<br>(see<br>0                                                                                                                                                                                                                                                       | Starts the Periodic Countdown Timer Interrupt function (a countdown sta<br>from the preset value set in Timer Value registers).           PROM Memory Refresh Disable bit. When 1, disables the automatic refresh of t<br>Configuration Registers from the EEPROM Memory<br>(see AUTOMATIC REFRESH (ALL CONFIGURATION EEPROM → RAM)).           Refresh is active. All data in the Configuration Registers are refreshed by<br>the data stored in the EEPROM each 24 hours, at date increment (at the<br>beginning of the last second before midnight). The time of this automatic<br>refreshment is t <sub>AREFR</sub> = ~3.5 ms. Refresh is only active when TS-3032-CT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
|          |                   |        | 1                                                                                                                                                                                                                                                                         | Refresh is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | s disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                 |                                                                                                                                                                | 011                                                                                                                                           |                                                                                                                                    |                                                                                                  |  |  |
| 1:0      | TD                |        | 00 to 11                                                                                                                                                                                                                                                                  | Timer Clo<br>Periodic (<br>reset time<br>COUNTE<br>When the<br>update (1<br>coordinat<br>µs.<br>When ST<br>the Secon<br>detection<br>(see TIM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | the synchronia set of the synchronia set of the set of | ncy selectio<br>Timer Inter<br>to defined. S<br>ER INTERR<br>ce has bee<br>e timing of b<br>clock upda<br>et to 1 the ir<br>or when E<br>the length<br>ONIZATIO | n. Sets the<br>rupt functio<br>See table b<br>UPT FUNC<br>n set to Sec<br>noth, counto<br>te timing bu<br>aterrupt func<br>SYN bit is 1<br>of the curre<br>N). | countdown<br>n. With this<br>elow (see a<br>TION).<br>cond update<br>down and ir<br>it has a ma<br>ction is stop<br>in case of<br>nt countdov | source clo<br>setting the<br>ilso PERIC<br>e (1 Hz) or<br>hterrupts, is<br>ximum jitte<br>oped. When<br>an Externa<br>wn period is | ock for the<br>Auto<br>DDIC<br>Minute<br>For of 30.5<br>In writing to<br>al Event<br>Is affected |  |  |
| TD value | Timer Clock Fre   | auencv | Count                                                                                                                                                                                                                                                                     | tdown peri                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | od                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | te                                                                                                                                                              | TN1                                                                                                                                                            |                                                                                                                                               | STOP I                                                                                                                             | oit                                                                                              |  |  |
| 00       | 4096 Hz – Default | value  | 244.14 µs                                                                                                                                                                                                                                                                 | Countdown period     trm     STOP bit       4.14 µs     122 µs     When STOP bit is not to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                |                                                                                                                                               |                                                                                                                                    |                                                                                                  |  |  |
| 01       | 64 Hz             |        | 15.625 m                                                                                                                                                                                                                                                                  | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                | the in                                                                                                                                        | terrupt fun                                                                                                                        | ction is                                                                                         |  |  |
| 10       | 1 Hz              |        | 1 s                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 813 ms                                                                                                                                                          |                                                                                                                                                                | stopp                                                                                                                                         | ed (see als                                                                                                                        | so TIME                                                                                          |  |  |
| 11       | 1/60 Hz           |        | 60 s                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                 |                                                                                                                                                                | SYNC                                                                                                                                          | CHRONIZA                                                                                                                           | TION).                                                                                           |  |  |

#### 11h – Control 2

This register is used to enable the interrupt controlled clock output on CLKOUT pin and to control the interrupt event output for the INT pin and the stop/start status of clock and calendar operations.

| Address                   | Function         | Conv.        | Bit 7                                                                                                                                                                                                                                                                                                                                     | Bit 6                                                                                                                      | Bit 5                                                                                                                                                  | Bit 4                                                                                                            | Bit 3                                                                                                                   | Bit 2                                                                                                      | Bit 1                                                                            | Bit 0                                    |  |  |
|---------------------------|------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------|--|--|
| 116                       | Control 2        | R/WP         | -                                                                                                                                                                                                                                                                                                                                         | CLKIE                                                                                                                      | UIE                                                                                                                                                    | TIE                                                                                                              | AIE                                                                                                                     | EIE                                                                                                        | GP1                                                                              | STOP                                     |  |  |
| 11n                       | Reset            |              | 0                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                          | 0                                                                                                                                                      | 0                                                                                                                | 0                                                                                                                       | 0                                                                                                          | 0                                                                                | 0                                        |  |  |
| Bit                       | Symbol           |              | Value                                                                                                                                                                                                                                                                                                                                     |                                                                                                                            |                                                                                                                                                        | [                                                                                                                | Descriptio                                                                                                              | n                                                                                                          |                                                                                  |                                          |  |  |
| 7                         | -                |              | 0                                                                                                                                                                                                                                                                                                                                         | Bit not im                                                                                                                 | plemented.                                                                                                                                             | Will return                                                                                                      | a 0 when re                                                                                                             | ead.                                                                                                       |                                                                                  |                                          |  |  |
|                           |                  |              | When en                                                                                                                                                                                                                                                                                                                                   | abled, it is p<br>(see                                                                                                     | Interrupt Coossible to N                                                                                                                               | ontrolled Cl<br>wake-up an<br>PT CONTR                                                                           | ock Output<br>external sy<br>OLLED CL                                                                                   | Enable bit.<br>/stem by ou<br>OCK OUTF                                                                     | tputting a fr<br>PUT)                                                            | requency.                                |  |  |
|                           |                  |              | 0                                                                                                                                                                                                                                                                                                                                         | Disabled                                                                                                                   | <ul> <li>Default va</li> </ul>                                                                                                                         | alue                                                                                                             |                                                                                                                         |                                                                                                            |                                                                                  |                                          |  |  |
| 6                         | CLKIE            |              | 1                                                                                                                                                                                                                                                                                                                                         | When set<br>when an i<br>and accor<br>and EEPf<br>This funct                                                               | to 1, the cl<br>nterrupt oc<br>ding to the<br>ROM Clkou<br>tion is disat                                                                               | ock output (<br>curs, based<br>clock settin<br>t 2 (C2h an<br>oled in VBA)                                       | on CLKOU<br>on the Clo<br>g defined i<br>d C3h).<br>CKUP Pow                                                            | T pin is auto<br>ck Interrupi<br>n registers<br>er state.                                                  | omatically e<br>Mask (regi<br>EEPROM C                                           | nabled<br>ster 14h)<br>Skout 1           |  |  |
|                           |                  |              |                                                                                                                                                                                                                                                                                                                                           | (see P                                                                                                                     | Periodic 1<br>FRIODIC T                                                                                                                                | Fime Update                                                                                                      | e Interrupt I                                                                                                           | Enable bit                                                                                                 | CTION)                                                                           |                                          |  |  |
| 5                         | UIE              |              | 0                                                                                                                                                                                                                                                                                                                                         | No interru<br>Periodic 1<br>cancelled                                                                                      | ipt signal is<br>Time Updat                                                                                                                            | generated<br>e event occ<br>value                                                                                | on INT pin<br>urs or the t                                                                                              | and UF flag<br>RTN2 - signa                                                                                | g is not set v<br>on INT pin                                                     | when a<br>is                             |  |  |
|                           |                  |              | 1 An interrupt signal is generated on $\overline{INT}$ pin and the UF flag is set who<br>Periodic Time Update event occurs. The low-level output signal is<br>automatically cleared after $t_{RTN2} = 500$ ms (Second update) or<br>$t_{RTN2} = 15.6$ ms (Minute update). <sup>(1)</sup><br>Periodic Countdown Timer Interrupt Enable bit |                                                                                                                            |                                                                                                                                                        |                                                                                                                  |                                                                                                                         |                                                                                                            |                                                                                  |                                          |  |  |
|                           |                  |              |                                                                                                                                                                                                                                                                                                                                           | $I_{RTN2} = 13$                                                                                                            | Periodic Co                                                                                                                                            | untdown Tir                                                                                                      | ner Interru                                                                                                             | ot Enable b                                                                                                | t                                                                                |                                          |  |  |
|                           |                  |              |                                                                                                                                                                                                                                                                                                                                           | (see PERI                                                                                                                  | ODIC COU                                                                                                                                               | NTDOWN 1                                                                                                         |                                                                                                                         | ERRUPT F                                                                                                   | UNCTION)                                                                         |                                          |  |  |
| 4                         | TIE              |              | (see PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION)           No interrupt signal is generated on INT pin when a Periodic Countor           0         Timer event occurs or the t <sub>RTN1</sub> - signal on INT pin is cancelled.           - Default value                                                                               |                                                                                                                            |                                                                                                                                                        |                                                                                                                  |                                                                                                                         |                                                                                                            |                                                                                  |                                          |  |  |
|                           |                  |              | 1                                                                                                                                                                                                                                                                                                                                         | An interru<br>Timer eve<br>after t <sub>RTN1</sub>                                                                         | pt signal is<br>ent occurs.<br>= 122 µs (                                                                                                              | generated<br>The low-lev<br>TD = 00) or                                                                          | on INT pin<br>el output si<br>t <sub>RTN1</sub> = 7.8′                                                                  | when a Per<br>gnal is auto<br>13 ms (TD =                                                                  | iodic Count<br>matically cl<br>= 01, 10, 11                                      | down<br>eared<br>). <sup>(1)</sup>       |  |  |
|                           |                  |              |                                                                                                                                                                                                                                                                                                                                           | Alarm Inte                                                                                                                 | rrupt Enable                                                                                                                                           | e bit (see A                                                                                                     | LARM INT                                                                                                                | ERRUPT FI                                                                                                  | JNCTION)                                                                         | ,                                        |  |  |
| 3                         | AIE              |              | 0                                                                                                                                                                                                                                                                                                                                         | No interru<br>the signal                                                                                                   | pt signal is<br>is cancelle                                                                                                                            | generated<br>d on INT pi                                                                                         | on INT pin<br>n. – Defaul                                                                                               | when an Al<br>t value                                                                                      | arm event o                                                                      | occurs or                                |  |  |
|                           |                  |              | 1                                                                                                                                                                                                                                                                                                                                         | An interru<br>The signa<br>automatic                                                                                       | pt signal is<br>Il on INT pir<br>cancellatio                                                                                                           | generated<br>n is retained<br>on). <sup>(1)</sup>                                                                | on INT pin<br>d until the A                                                                                             | when an Al<br>F flag is cle                                                                                | arm event c<br>eared to 0 (r                                                     | occurs.<br>10                            |  |  |
|                           |                  |              | (see F                                                                                                                                                                                                                                                                                                                                    |                                                                                                                            |                                                                                                                                                        | nal Event In                                                                                                     | terrupt Ena                                                                                                             | ble bit                                                                                                    |                                                                                  |                                          |  |  |
| 2                         | EIE              |              | 0                                                                                                                                                                                                                                                                                                                                         | No interru<br>pin occurs                                                                                                   | pt signal is or the sign                                                                                                                               | generated<br>nal is cance                                                                                        | on INT pin<br>led on INT                                                                                                | when an Ex<br>pin. – Defa                                                                                  | kternal Ever                                                                     | nt on EVI                                |  |  |
|                           |                  |              | 1                                                                                                                                                                                                                                                                                                                                         | An interru<br>pin occurs<br>0 (no auto                                                                                     | pt signal is<br>s. The signation<br>omatic canc                                                                                                        | generated<br>al on INT pi<br>cellation). <sup>(1)</sup>                                                          | on INT pin<br>n is retaine                                                                                              | when an Ex<br>d until the E                                                                                | cternal Ever<br>EVF flag is c                                                    | nt on EVI<br>cleared to                  |  |  |
| 1                         | GP1              |              | 0 or 1                                                                                                                                                                                                                                                                                                                                    | Register I                                                                                                                 | bit for gene                                                                                                                                           | ral purpose                                                                                                      | use.                                                                                                                    |                                                                                                            |                                                                                  |                                          |  |  |
|                           |                  |              | Stop b                                                                                                                                                                                                                                                                                                                                    | oit. This bit i                                                                                                            | s used for a<br>(se                                                                                                                                    | a software-b<br>e STOP BIT                                                                                       | ased time                                                                                                               | adjustment<br>N).                                                                                          | (synchroniz                                                                      | zation)                                  |  |  |
|                           |                  |              | 0                                                                                                                                                                                                                                                                                                                                         | Not stopp                                                                                                                  | ed. – Defau                                                                                                                                            | ult value                                                                                                        |                                                                                                                         | /                                                                                                          |                                                                                  |                                          |  |  |
| 0                         | STOP             |              | 1                                                                                                                                                                                                                                                                                                                                         | Stops and<br>and the 1<br>A possible<br>The follow<br>CLKOUT,<br>measurer<br>with THT<br>SYNCHR<br>The Exter<br>useful dat | I resets the<br>00 <sup>th</sup> Second<br>e currently i<br>ving functio<br>timer clock<br>nent, tempe<br>and TLT va<br>ONIZATIOI<br>nal Event I<br>a. | clock press<br>ds register i<br>memorized<br>ns are stop<br>k, update tir<br>erature com<br>alues are sto<br>N). | caler freque<br>s reset to 0<br>1 Hz updat<br>ped: Clock<br>ner clock, E<br>pensation a<br>opped (see<br>ction is still | encies from<br>0.<br>e is also re<br>and calend<br>EVI input filt<br>and temper<br>also TIME<br>working bu | 4096 Hz to<br>set.<br>ar (with alau<br>er, tempera<br>ature comp<br>t cannot pro | 1 Hz<br>rm),<br>iture<br>arison<br>ovide |  |  |
| (1) Interrupt Delay after | er CLKOUT On can | oe activated | bv setting                                                                                                                                                                                                                                                                                                                                | bit INTDF                                                                                                                  | ~-                                                                                                                                                     |                                                                                                                  |                                                                                                                         |                                                                                                            |                                                                                  |                                          |  |  |

#### 12h – Control 3

This register is used to enable temperature detections and to control the interrupt event output for the  $\overline{INT}$  pin. Read: Always readable. Write: Can be write-protected by password.

| Address                              | Function              | Conv.     | Bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Bit 6                                 | Bit 5                                        | Bit 4                                                 | Bit 3                                    | Bit 2                                   | Bit 1                                | Bit 0                        |  |  |
|--------------------------------------|-----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------|-------------------------------------------------------|------------------------------------------|-----------------------------------------|--------------------------------------|------------------------------|--|--|
| 10h                                  | Control 3             | R/WP      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                     | -                                            | BSIE                                                  | THE                                      | TLE                                     | THIE                                 | TLIE                         |  |  |
| 12n                                  | Reset                 |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                     | 0                                            | 0                                                     | 0                                        | 0                                       | 0                                    | 0                            |  |  |
| Bit                                  | Symbol                |           | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       |                                              | [                                                     | Description                              | n                                       |                                      |                              |  |  |
| 7:5                                  | -                     |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Bit not im                            | plemented.                                   | Will return                                           | a 0 when r                               | ead.                                    |                                      |                              |  |  |
|                                      |                       |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (see AU<br>AUTOMAT                    | Backup<br>TOMATIC                            | Switchover<br>BACKUP S<br>P SWITCH                    | Interrupt E<br>WITCHOV                   | nable bit<br>ER FUNCT<br>ERRUPT FI      | ION and<br>UNCTION)                  |                              |  |  |
| 4                                    | BSIE                  |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No interru<br>Switchove               | ipt signal is<br>er occurs or                | generated<br>the signal                               | on INT pin<br>is cancelle                | when an Ai<br>d on INT pir              | utomatic Ba<br>n. – Default          | ickup<br>value               |  |  |
|                                      |                       |           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | An interru<br>Switchove<br>cleared to | pt signal is<br>er occurs. T<br>0 0 (no auto | generated<br>he signal o<br>matic cance               | on INT pin<br>n INT pin is<br>ellation). | when an Au<br>s retained u              | utomatic Ba<br>ntil the BSF          | ckup<br><sup>:</sup> flag is |  |  |
|                                      |                       |           | Tempera                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ature High E                          | inable bit (s                                | ee TEMPE                                              | RATURE H                                 | IIGH INTEF                              |                                      | VCTION)                      |  |  |
| 0                                    | <b>TUE</b>            |           | 1         Switchover occurs. The signal is calculated on INT pint. – Dotatil value           1         An interrupt signal is generated on INT pin when an Automatic Backup           1         Switchover occurs. The signal on INT pin is retained until the BSF flag is cleared to 0 (no automatic cancellation).           Temperature High Enable bit (see TEMPERATURE HIGH INTERRUPT FUNCTION)           0         Temperature High detection is disabled. – Default value           1         Enables the Temperature High detection with programmable Temperature           1         High Threshold, and the corresponding Time Stamp function. An event is generated every second, when TEMP [11:4] > THT.           Temperature Low Enable bit (see TEMPERATURE LOW INTERRUPT FUNCTION)         0           0         Temperature Low detection is disabled. – Default value           1         Enables the Temperature High detection with programmable Temperature           1         High Threshold, and the corresponding Time Stamp function. An event is generated every second, when TEMP [11:4] > THT.           Temperature Low Enable bit (see TEMPERATURE LOW INTERRUPT FUNCTION)         0           0         Temperature Low detection is disabled. – Default value           Enables the Temperature Low detection with programmable Temperature           1         Low Threshold and the corresponding Time Stamp function. An event is                                                                                                                                                                                                                                                                          |                                       |                                              |                                                       |                                          |                                         |                                      |                              |  |  |
| 3                                    | THE                   |           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Enables t<br>High Thre<br>generated   | he Tempera<br>shold, and<br>d every sec      | ature High of<br>the corresp<br>ond, when             | detection w<br>onding Tin<br>TEMP [11:4  | ith program<br>ne Stamp fu<br>4] > THT. | mable Tem<br>Inction. An o           | perature<br>event is         |  |  |
|                                      |                       |           | Value         Description           0         Bit not implemented. Will return a 0 when read.           Backup Switchover Interrupt Enable bit<br>(see AUTOMATIC BACKUP SWITCHOVER FUNCTION and<br>AUTOMATIC BACKUP SWITCHOVER FUNCTION)           0         No interrupt signal is generated on INT pin when an Automatic Backup<br>Switchover occurs or the signal is cancelled on INT pin. – Default value           0         An interrupt signal is generated on INT pin when an Automatic Backup<br>Switchover occurs. The signal on INT pin is retained until the BSF flag is<br>cleared to 0 (no automatic cancellation).           Temperature High Enable bit (see TEMPERATURE HIGH INTERRUPT FUNCTION<br>0         Temperature High detection is disabled. – Default value           1         Bables the Temperature High detection with programmable Temperature<br>High Threshold, and the corresponding Time Stamp function. An event is<br>generated every second, when TEMP [11:4] > THT.           Temperature Low Enable bit (see TEMPERATURE LOW INTERRUPT FUNCTION<br>0         Temperature Low detection is disabled. – Default value           1         Low Threshold, and the corresponding Time Stamp function. An event is<br>generated every second, when TEMP [11:4] > THT.           Temperature Low Enable bit (see TEMPERATURE LOW INTERRUPT SCHEME)           0         Temperature High Interrupt Enable bit<br>(see TEMPERATURE HIGH INTERRUPT FUNCTION and INTERRUPT SCHEME)           0         No interrupt signal is generated on INT pin when Temperature High is<br>detected or the signal on INT pin is retained until the THF flag is cleared to<br>(no automatic cancellation). <sup>(1)</sup> (2) |                                       |                                              |                                                       |                                          |                                         |                                      |                              |  |  |
| 0                                    |                       |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Temperat                              | ure Low de                                   | tection is di                                         | sabled. – D                              | Default valu                            | е                                    |                              |  |  |
| 2                                    | ILE                   |           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Enables t<br>Low Thre<br>generated    | he Tempera<br>shold, and<br>d every sec      | ature Low d<br>the corresp<br>ond, when               | etection wi<br>onding Tim<br>TEMP [11:4  | th programi<br>e Stamp fu<br>4] < TLT.  | mable Temp<br>nction. An e           | erature                      |  |  |
|                                      |                       |           | (see TE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MPERATU                               | Temper<br>RE HIGH IN                         | ature High                                            | Interrupt Er                             | nable bit<br>N and INTE                 | RRUPT SC                             | CHEME)                       |  |  |
| 1                                    | THIE                  |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No interru<br>detected                | ipt signal is<br>or the signa                | generated<br>al is cancelle                           | on INT pin<br>ed on INT p                | when Temp<br>pin. – Defau               | perature Hig<br>It value             | jh is                        |  |  |
|                                      |                       |           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | An interru<br>detected.<br>(no auton  | pt signal is<br>The signal<br>natic cancel   | generated<br>on INT pin<br>lation). <sup>(1) (2</sup> | on INT pin<br>is retained<br>2)          | when Temp<br>until the TH               | perature Hig<br>IF flag is cle       | µh is<br>∋ared to 0          |  |  |
|                                      |                       |           | (see TE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MPERATU                               | Temper<br>RE LOW IN                          | ature Low I                                           | nterrupt Er<br>FUNCTIO                   | hable bit<br>N and INTE                 | RRUPT SC                             | HEME)                        |  |  |
| 0                                    | TLIE                  |           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No interru<br>detected                | ipt signal is<br>or the signa                | generated<br>al is cancelle                           | on ĪNT pin<br>ed on ĪNT p                | when Temp<br>oin. – Defau               | perature Lo <sup>.</sup><br>It value | w is                         |  |  |
|                                      |                       |           | 0         detected or the signal is cancelled on INT pin. – Default value           An interrupt signal is generated on INT pin when Temperature Low is         detected. The signal on INT pin is retained until the TLF flag is cleared to (no automatic cancellation) <sup>(1) (2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                              |                                                       |                                          |                                         |                                      |                              |  |  |
| <sup>(1)</sup> Interrupt Delay after | er CLKOUT On can be   | activated | by setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bit INTDE.                            |                                              | <i>t</i>                                              |                                          |                                         |                                      |                              |  |  |
| <sup>(2)</sup> Note that the THF     | and TLF flags are alw | ays reset | whenever t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | he register                           | 0Dh Status                                   | is written to                                         | o (using 0s                              | or 1s).                                 |                                      |                              |  |  |

# 3.10. TIME STAMP CONTROL REGISTER

#### 13h – Time Stamp Control

This register holds the control bits for the Time Stamp data. Read: Always readable. Write: Can be write-protected by password.

| Address | Function              | Conv. | Bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit 6                                                                                                                                                                                                                                                                    | Bit 5                                                                                                                                     | Bit 4                                                                                        | Bit 3                                                                                                 | Bit 2                                                                                              | Bit 1                                                            | Bit 0                       |  |  |
|---------|-----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|--|--|
| 13h     | Time Stamp<br>Control | R/WP  | • • EVR THR TLR EVOW THOW                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                          |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
|         | Reset                 |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                        | 0                                                                                                                                         | 0                                                                                            | 0                                                                                                     | 0                                                                                                  | 0                                                                | 0                           |  |  |
| Bit     | Symbol                |       | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                          |                                                                                                                                           | [                                                                                            | Description                                                                                           | า                                                                                                  |                                                                  |                             |  |  |
| 7:6     | 0                     |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read only                                                                                                                                                                                                                                                                | y. Always 0                                                                                                                               |                                                                                              | -                                                                                                     |                                                                                                    |                                                                  |                             |  |  |
|         |                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Time Sta                                                                                                                                                                                                                                                                 | mp EVI Re                                                                                                                                 | set bit (see                                                                                 | TIME STAI                                                                                             | MP EVI FUI                                                                                         | NCTION)                                                          |                             |  |  |
| F       |                       |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Disabled.                                                                                                                                                                                                                                                                | <ul> <li>Default v</li> </ul>                                                                                                             | alue                                                                                         |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
| 5       | EVR                   |       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Writing 1<br>Count to<br>EVR may                                                                                                                                                                                                                                         | to the EVR<br>TS EVI Yea<br>remain set                                                                                                    | bit resets a<br>r) to 00h.<br>. No further                                                   | Il eight Tim                                                                                          | e Stamp E\<br>rs.                                                                                  | /I registers                                                     | (TS EVI                     |  |  |
|         |                       |       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Time Stamp                                                                                                                                                                                                                                                               | THigh Res                                                                                                                                 | et bit (see                                                                                  | TIME STAN                                                                                             | /IP THIGH I                                                                                        | -UNCTION                                                         | )                           |  |  |
| 4       | тир                   |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Disabled.                                                                                                                                                                                                                                                                | <ul> <li>Default v</li> </ul>                                                                                                             | alue                                                                                         |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
| 4       |                       |       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Writing 1<br>THigh Co<br>0. The TH                                                                                                                                                                                                                                       | to the THR<br>unt to TS T<br>IR bit alway                                                                                                 | bit resets a<br>High Year)<br>/s returns 0                                                   | Il seven Tir<br>to 00h and<br>when read                                                               | ne Stamp T<br>the THF fla                                                                          | High regist<br>ag is also cl                                     | ers (TS<br>eared to         |  |  |
|         |                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Time Stam                                                                                                                                                                                                                                                                | o TLow Res                                                                                                                                | et bit (see                                                                                  | TIME STAN                                                                                             | /IP TLOW F                                                                                         | UNCTION)                                                         |                             |  |  |
| 2       | TID                   |       | 0         Disabled. – Default value           0         Writing 1 to the TLR bit resets all seven Time Stamp TLow registers (TS TLow Count to TS TLow Year) to 00h and the TLF flag is also cleared to 0 The TLR bit always returns 0 when read.                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                          |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
| 5       |                       |       | Writing 1 to the TLR bit resets all seven Time Stamp TLow registers (TS<br>TLow Count to TS TLow Year) to 00h and the TLF flag is also cleared to<br>The TLR bit always returns 0 when read.           Time Stamp EVI Overwrite bit. Controls the overwrite function of the TS EVI register<br>(TS EVI 100 <sup>th</sup> Seconds to TS EVI Year). The TS EVI Count register always counts<br>overtice, regardless of the settings of the override bit EVOW |                                                                                                                                                                                                                                                                          |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
|         |                       |       | The TLR bit always returns 0 when read.<br>Time Stamp EVI Overwrite bit. Controls the overwrite function of the TS EVI register<br>(TO 5)// 400th Overwrite bit. Controls the overwrite function of the TS EVI register.                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                          |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
|         |                       |       | (TS EVI 100 <sup>th</sup> Seconds to TS EVI Year). The TS EVI Count register always count<br>events, regardless of the settings of the override bit EVOW.<br>(see TIME STAMP EVI FUNCTION)                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                          |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
| 2       | EVOW                  |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time<br>EVI regist<br>To initializ<br>written to<br>when EVI<br>Caution: I<br>is respons<br>an overflo<br>is allowed                                                                                                                                                 | stamp of th<br>ters. – Defau<br>ze or reinitia<br>the EVR bi<br>pin = HIGH<br>For the Tim<br>sible for det<br>by of the TS<br>by the fund | red event is<br>t event deto<br>TS EVI reg<br>/I function,<br>or last even<br>t register fro | s recorded<br>ection funct<br>gisters (POI<br>only the TS<br>ot, and there<br>om 255 to 0<br>TAMP EVI | and remain<br>ion, 1 has to<br>R has same<br>EVI Count<br>EFORE, alway<br>, a new Firs<br>SCHEME). | s in TS<br>o be<br>e effect,<br>register<br>vs after<br>st Event |                             |  |  |
|         |                       |       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time                                                                                                                                                                                                                                                                 | stamp of th                                                                                                                               | e last occur                                                                                 | red event is                                                                                          | s recorded                                                                                         | and TS EVI                                                       | registers                   |  |  |
|         |                       |       | Time S<br>registers                                                                                                                                                                                                                                                                                                                                                                                                                                        | Tare overw<br>Stamp THig<br>(TS THigh<br>counts eve                                                                                                                                                                                                                      | h Overwrite<br>Seconds to<br>nts, regardl<br>(see TIM                                                                                     | bit. Contro<br>TS THigh<br>ess of the s<br>E STAMP                                           | ls the overv<br>Year). The<br>settings of the<br>THIGH FUN                                            | vrite functio<br>TS THigh C<br>he override<br>NCTION)                                              | n of the TS<br>ount registe<br>bit THOW.                         | THigh<br>er always          |  |  |
| 1       | THOW                  |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time<br>THigh reg<br>To initializ<br>written to<br>effect).                                                                                                                                                                                                          | stamp of th<br>gisters. – De<br>ze or reinitia<br>the THR bi                                                                              | e first occur<br>efault value<br>alize the firs<br>t to clear all                            | red event i<br>t event dete<br>TS THigh                                                               | s recorded<br>ection funct<br>registers (P                                                         | and remain<br>ion, 1 has to<br>'OR has sa                        | s in TS<br>o be<br>me       |  |  |
|         |                       |       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time<br>registers                                                                                                                                                                                                                                                    | stamp of th<br>are overwrit                                                                                                               | e last occur<br>tten.                                                                        | red event is                                                                                          | s recorded                                                                                         | and TS THi                                                       | gh                          |  |  |
|         |                       |       | Time<br>registers                                                                                                                                                                                                                                                                                                                                                                                                                                          | Time Stamp TLow Overwrite bit. Controls the overwrite function of the TS TLow<br>registers (TS TLow Seconds to TS TLow Year). The TS TLow Count register always<br>counts events, regardless of the settings of the override bit TLOW.<br>(see TIME STAMP TLOW FUNCTION) |                                                                                                                                           |                                                                                              |                                                                                                       |                                                                                                    |                                                                  |                             |  |  |
| 0       | TLOW                  |       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time<br>TLow reg<br>To initializ<br>written to                                                                                                                                                                                                                       | stamp of th<br>isters. – De<br>ze or reinitia<br><u>the TLR bit</u>                                                                       | e first occur<br>fault value<br>alize the firs<br>clear all TS                               | red event i<br>t event dete<br>S TLow regi                                                            | s recorded<br>ection funct<br>isters (POR                                                          | and remain<br>ion, 1 has te<br>has same                          | s in TS<br>o be<br>effect). |  |  |
|         |                       |       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                          | The time registers                                                                                                                                                                                                                                                       | stamp of th<br>are overwrit                                                                                                               | e last occur<br>tten.                                                                        | red event is                                                                                          | s recorded                                                                                         | and TS TLC                                                       | w                           |  |  |

# 3.11. CLOCK INTERRUPT MASK REGISTER

#### 14h – Clock Interrupt Mask

This register is used select a CLKOUT off Delay Value after I<sup>2</sup>C STOP and to enable the Interrupt Delay after CLKOUT On. It is also used to select a predefined interrupt for Interrupt Controlled Clock Output. Setting a bit to 1 selects the corresponding interrupt. Multiple interrupts can be selected. After power on, no interrupt is selected (see INTERRUPT SCHEME and CLOCK OUTPUT SCHEME).

| Address                   | Function                | Conv.       | Bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit 5                                     | Bit 4                                                      | Bit 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Bit 2                                                                                                                                                                                                                                                                                                                                                                                    | Bit 1                                | Bit 0    |  |  |  |  |  |
|---------------------------|-------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------|--|--|--|--|--|
| 14h                       | Clock Interrupt<br>Mask | R/WP        | CLKD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTDE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CEIE                                      | CAIE                                                       | CTIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CUIE                                                                                                                                                                                                                                                                                                                                                                                     | CTHIE                                | CTLIE    |  |  |  |  |  |
|                           | Reset                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                         | 0                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                        | 0                                    | 0        |  |  |  |  |  |
| Bit                       | Symbol                  |             | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Bit 2     Bit 1     Bit       CUIE     CTHIE     CTI       0     0     0       n         STOP Selection bit.        ontrol register is set to 1.        R I2C STOP)        Jt value        n Enable bit.        // U register is set to 1 (CLKOU       IE, CAIE, CTIE, CUIE, CTHIE       ER CLKOUT ON)       onds to 3/512 seconds ≈ 3.9 r       Enable bit.          t Enable bit. </th |                                      |          |  |  |  |  |  |
| 7                         | CLKD                    |             | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CLKOUT<br>Applicable o<br>(;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (switch) of<br>nly when C<br>see CLKOL    | f Delay Val<br>LKDE bit in<br>JT OFF DE                    | ue after I <sup>2</sup> C<br>the EVI Cc<br>LAY AFTEF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | STOP Sele<br>Introl registe<br>R I2C STOP                                                                                                                                                                                                                                                                                                                                                | ection bit.<br>er is set to ?<br>?)  | ۱.       |  |  |  |  |  |
|                           |                         |             | 0       0       0       0       0       0       0         Value       Description         CLKOUT (switch) off Delay Value after I <sup>2</sup> C STOP Selection bit.<br>Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)         0       Typical delay time t <sub>12C:CLK</sub> = 1.4 ms Default value         1       Typical delay time t <sub>12C:CLK</sub> = 75 ms.         Interrupt Delay after CLKOUT On Enable bit.<br>Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUT<br>not directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHIE<br>CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)         0       No delay Default value         1       Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 m<br>to 5.9 ms.         Clock output when EVI Interrupt Enable bit.       Clock output when Alarm Interrupt Enable bit.         0       Disabled – Default value       I         1       Enabled. Internal signal EI is selected. <sup>(1)</sup> Clock output when Periodic Countdown Timer Interrupt Enable bit.         0       Disabled – Default value       I         1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 0       Disabled – Default value       I         1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 1                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Typical de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | elay time t <sub>12</sub>                 | $c_{CLK} = 75 \text{ m}$                                   | Description         Delay Value after I <sup>2</sup> C STOP Selection bit.         CDE DELAY AFTER I2C STOP)         OFF DELAY AFTER I2C STOP)         CLK = 1.4 ms. – Default value         CLK = 1.4 ms. – Default value         CLK = 75 ms.         ay after CLKOUT On Enable bit.         cuk = 75 ms.         ay after CLKOUT On Enable bit.         cuk = 75 ms.         ay after CLKOUT On Enable bit.         cuk = 75 ms.         ay after CLKOUT On Enable bit.         cuk = 75 ms.         ay after CLKOUT On Enable bit.         CLK:INT of 1/256 seconds to 3/512 seconds ≈ 3.9 m         t when EVI Interrupt Enable bit.         a         a I El is selected. (1)         when Alarm Interrupt Enable bit.         Jue         al Al is selected. (1)         countdown Timer Interrupt Enable bit.         Jue         al TI is selected. (1)         selected, no interrupt delay is added. |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
| 6                         | INTDE                   |             | Applical<br>not direct                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ble only whe<br>tly enabled)<br>CTLI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | en NCLKE I<br>and for inte<br>E (see INTE | elay after C<br>bit in the EE<br>errupts enal<br>ERRUPT DI | EROUT On<br>PROM PM<br>bled by CEI<br>ELAY AFTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Enable bit.<br>U register i<br>E, CAIE, C<br>R CLKOU                                                                                                                                                                                                                                                                                                                                     | s set to 1 (0<br>TIE, CUIE,<br>Γ ON) | CLKOUT   |  |  |  |  |  |
|                           |                         |             | nv.       Bit 7       Bit 6       Bit 5       Bit 4       Bit 3       Bit 2       Bit 1       Bit 0         VP       CLKD       INTDE       CEIE       CAIE       CTIE       CUIE       CTHE       CTIE       CUIE       CTHE       CTIE       CUIE       CTHE       CTLE       CUIE       CTLE       CUIE       CTLE       CUIE       CTLE       CUIE       CTLE       CUIE       CTUE       CUIE       CTUE       CUIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | Value       Description         CLKOUT (switch) off Delay Value after I <sup>2</sup> C STOP Selection bit.<br>Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)         0       Typical delay time t <sub>I2C:CLK</sub> = 1.4 ms. – Default value         1       Typical delay time t <sub>I2C:CLK</sub> = 75 ms.<br>Interrupt Delay after CLKOUT On Enable bit.<br>Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUT<br>not directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHIE o<br>CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)         0       No delay. – Default value         1       Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 ms<br>to 5.9 ms.         Clock output when EVI Interrupt Enable bit.       O         0       Disabled – Default value         1       Enabled. Internal signal EI is selected. <sup>(1)</sup> 0       Disabled – Default value         1       Enabled. Internal signal AI is selected. <sup>(1)</sup> 0       Disabled – Default value         1       Enabled. Internal signal TI is selected. <sup>(1)</sup> 1       Inabled: Internal signal TI is selected. <sup>(1)</sup> 1       If TD = 00 (4096 Hz) is selected, no interrupt Enable bit.         0       Disabled – Default value         1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 1       If TD = 00 (4096 Hz) is selected, no interrupt Enable bit. <td>≈ 3.9 ms</td>                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      | ≈ 3.9 ms |  |  |  |  |  |
|                           |                         |             | Value       CLKOUT (switch) off Delay Value after I²C STOP Selection bit.<br>Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)         0       Typical delay time t <sub>12C:CLK</sub> = 1.4 ms. – Default value         1       Typical delay time t <sub>12C:CLK</sub> = 75 ms.<br>Interrupt Delay after CLKOUT On Enable bit.<br>Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUT<br>not directly enabled) and for interrupts enabled by CEIE, CAIE, CUIE, CTHIE of<br>CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)         0       No delay. – Default value         1       Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 ms<br>to 5.9 ms.         Clock output when EVI Interrupt Enable bit.         0       Disabled – Default value         1       Enabled. Internal signal EI is selected. <sup>(1)</sup><br>Clock output when Alarm Interrupt Enable bit.         0       Disabled – Default value         1       Enabled. Internal signal AI is selected. <sup>(1)</sup><br>Clock output when Periodic Countdown Timer Interrupt Enable bit.         0       Disabled – Default value         1       Enabled: Internal signal TI is selected. <sup>(1)</sup><br>If TD = 00 (4096 Hz) is selected, no interrupt delay is added.         Clock output when Periodic Time Update Interrupt Enable bit.       0         0       Disabled – Default value         1       Enabled: Internal signal UI is selected. <sup>(1)</sup><br>Clock output when Periodic Time Update Interrupt Enable bit.         0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
| 5                         | CEIE                    |             | CLKDINTDECEIECAIECTIECUIECTHIECTUIE00000000ValueDescriptionCLKOUT (switch) off Delay Value after I <sup>2</sup> C STOP Selection bit.<br>Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)0Typical delay time $t_{I2CCLK} = 1.4 \text{ ms.} - Default value11Typical delay time t_{I2CCLK} = 75 \text{ ms.}Interrupt Delay after CLKOUT On Enable bit.Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUTnot directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHE orCTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)0No delay Default value1Enables the delay time t_{CLKINT} of 1/256 seconds to 3/512 seconds ≈ 3.9 mto 5.9 ms.0Disabled - Default value1Enabled. Internal signal EI is selected. (1)0Disabled - Default value1Enabled. Internal signal AI is selected. (1)0Disabled - Default value1Enabled. Internal signal AI is selected. (1)0Disabled - Default value1Enabled: Internal signal TI is selected. (1)1Enabled. Internal signal TI is selected. (1)0Disabled - Default value1Enabled. Internal signal TI is selected. (1)1Enabled. Internal signal TI is selected. (1)1Enabled. Internal signal TI is selected. (1)1Enabled. Internal signal TH is selected. (1)0Disabled - Default value$                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 0       0       0       0       0       0       0         Value       Description         CLKOUT (switch) off Delay Value after I <sup>2</sup> C STOP Selection bit.<br>Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)         0       Typical delay time t <sub>I2C:CLK</sub> = 1.4 ms. – Default value       1       Typical delay time t <sub>I2C:CLK</sub> = 75 ms.<br>Interrupt Delay after CLKOUT On Enable bit.<br>Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUT<br>not directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHIE<br>CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)         0       No delay. – Default value         1       Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 m<br>to 5.9 ms.         Clock output when EVI Interrupt Enable bit.         0       Disabled – Default value         1       Enabled. Internal signal EI is selected. <sup>(1)</sup> Clock output when Alarm Interrupt Enable bit.       0         0       Disabled – Default value         1       Enabled. Internal signal AI is selected. <sup>(1)</sup> 0       Disabled – Default value         1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 0       Disabled – Default value         1       Enabled. Internal signal UI is selecte                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | (see CLKOUT OFF DELAY AFTER I2C STOP)           0         Typical delay time t <sub>I2C:CLK</sub> = 1.4 ms. – Default value           1         Typical delay time t <sub>I2C:CLK</sub> = 75 ms.           Interrupt Delay after CLKOUT On Enable bit.           Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOUT not directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHIE CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)           0         No delay. – Default value           1         Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 m to 5.9 ms.           Clock output when EVI Interrupt Enable bit.         0           0         Disabled – Default value           1         Enabled. Internal signal EI is selected. <sup>(1)</sup> Clock output when Alarm Interrupt Enable bit.         0           0         Disabled – Default value           1         Enabled. Internal signal AI is selected. <sup>(1)</sup> Clock output when Periodic Countdown Timer Interrupt Enable bit.           0         Disabled – Default value           1         Enabled: Internal signal TI is selected. <sup>(1)</sup> 0         Disabled – Default value           1         Enabled: Internal signal TI is selected. <sup>(1)</sup> 1         Enabled: Internal signal TI is selected. <sup>(1)</sup> 1         Enabled: Internal signal TI is selected                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
| 4                         | CAIE                    |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Applicable only when CLKDE bit in the EVI Control register is set to 1.<br>(see CLKOUT OFF DELAY AFTER I2C STOP)         0       Typical delay time t <sub>I2C:CLK</sub> = 1.4 ms. – Default value         1       Typical delay time t <sub>I2C:CLK</sub> = 75 ms.         Interrupt Delay after CLKOUT On Enable bit.         Applicable only when NCLKE bit in the EEPROM PMU register is set to 1 (CLKOU<br>not directly enabled) and for interrupts enabled by CEIE, CAIE, CTIE, CUIE, CTHIE<br>(CTLIE (see INTERRUPT DELAY AFTER CLKOUT ON)         0       No delay. – Default value         1       Enables the delay time t <sub>CLKINT</sub> of 1/256 seconds to 3/512 seconds ≈ 3.9 r<br>to 5.9 ms.         Clock output when EVI Interrupt Enable bit.         0       Disabled – Default value         1       Enabled. Internal signal EI is selected. <sup>(1)</sup> Clock output when Alarm Interrupt Enable bit.         0       Disabled – Default value         1       Enabled. Internal signal AI is selected. <sup>(1)</sup> Clock output when Periodic Countdown Timer Interrupt Enable bit.         0       Disabled – Default value         1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 1       Enabled: Internal signal TI is selected. <sup>(1)</sup> 0       Disabled – Default value         1       Enabled. Internal signal UI is selected. <sup>(1)</sup> 1       Enabled. Internal signal UI is selected |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Internal sig                              | nal AI is sel                                              | ected. (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clock outp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ut when Pe                                | riodic Cour                                                | ntdown Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | er Interrupt                                                                                                                                                                                                                                                                                                                                                                             | Enable bit.                          |          |  |  |  |  |  |
| 3                         | CTIE                    |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul> <li>Default va</li> </ul>            | alue                                                       | (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Enabled:<br>If TD = 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Internal sig<br>) (4096 Hz)               | nal TI is sel<br>is selected                               | ected. <sup>(1)</sup><br>, no interrup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ot delay is a                                                                                                                                                                                                                                                                                                                                                                            | dded.                                |          |  |  |  |  |  |
|                           |                         |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clock or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | utput when                                | Periodic Tir                                               | ne Update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Interrupt Er                                                                                                                                                                                                                                                                                                                                                                             | able bit.                            |          |  |  |  |  |  |
| 2                         | CUIE                    |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul> <li>Default va</li> </ul>            | alue                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Internal sig                              | nal UI is se                                               | lected. <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clock output when THigh Interrupt Enable bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
| 1                         | CTHIE                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul> <li>Default va</li> </ul>            | alue                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         | -           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 Enabled. Internal signal THI is selected. <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | Clock output when TLow Interrupt Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Clock output when TLow Interrupt Enable bit                                                                                                                                                                                                                                                                                                                                              |                                      |          |  |  |  |  |  |
| 0                         | CTLIE                   |             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 Disabled – Default value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |
|                           |                         |             | 1 Enabled. Internal signal TLI is selected. <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TOP Selection bit.<br>trol register is set to 1.<br><u>2C STOP</u> )<br>value<br>inable bit.<br>register is set to 1 (CLKOI<br>, CAIE, CTIE, CUIE, CTHIE<br>CLKOUT ON)<br>ds to 3/512 seconds ≈ 3.9<br>hable bit.<br>Interrupt Enable bit.<br>delay is added.<br>terrupt Enable bit.<br>Enable bit.<br>Enable bit.                                                                       |                                      |          |  |  |  |  |  |
| (1) Interrupt Delay after | er CLKOUT On can be     | e activated | l bv settina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | bit INTDE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                          |                                      |          |  |  |  |  |  |

# 3.12. EVI CONTROL REGISTER

#### 15h – EVI Control

This register controls the event detection on the EVI pin. Depending of the EHL bit, high or low level (or rising or falling edge) can be detected. Moreover a digital glitch filtering can be applied to the EVI signal by selecting a sampling period  $t_{SP}$  in the ET field. Furthermore this register holds the enable bit for the CLKOUT off Delay after I<sup>2</sup>C STOP and the External Event Synchronization bit.

| Address | Function    | Conv. | Bit 7    | Bit 6                                                                                                      | Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bit 4                             | Bit 3                                  | Bit 2                         | Bit 1               | Bit 0                                            |
|---------|-------------|-------|----------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------|-------------------------------|---------------------|--------------------------------------------------|
| 156     | EVI Control | R/WP  | CLKDE    | EHL                                                                                                        | E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Т                                 | 0                                      | 0                             | 0                   | ESYN                                             |
| 150     | Reset       |       | 0        | 0                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                 | 0                                      | 0                             | 0                   | 0                                                |
| Bit     | Symbol      |       | Value    |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                   | Descriptio                             | า                             |                     |                                                  |
|         |             |       |          | CLK                                                                                                        | OUT (switc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | h) off Delay                      | / after I <sup>2</sup> C S             | TOP Enabl                     | e bit               |                                                  |
| 7       |             |       | 0        | Disabled                                                                                                   | – Default va                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | alue                              |                                        |                               |                     |                                                  |
| ,       | OLIDE       |       | 1        | Enabled.<br>Interrupt                                                                                      | The delay t<br>Mask regist                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ime t <sub>I2C:CLK</sub> '<br>er. | can be sele                            | cted with C                   | LKD bit in (        | Clock                                            |
|         |             |       |          | Event High<br>(se                                                                                          | n/Low Level<br>e EXTERN/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (Rising/Fa<br>AL EVENT            | lling Edge)<br>INTERRUF                | selection fo                  | r detection<br>ON)  |                                                  |
| 6       | EHL         |       | 0        | The fallin<br>External                                                                                     | g edge (ET<br>Event on pii                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | = 00) or lov<br>n EVI. – De       | v level (ET<br>fault value             | ≠ 00) is reg                  | arded as th         | e                                                |
|         |             |       | 1        | The rising<br>External                                                                                     | g edge (ET<br>Event on pir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | = 00) or hig<br>n EVI.            | h level (ET                            | ≠ 00) is reo                  | parded as th        | ne                                               |
|         |             |       |          | Applies a (                                                                                                | E<br>digital filterii<br>e EXTERN/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | vent Filteri                      | ng Time se<br>/I pin by sa<br>INTERRUP | t.<br>mpling the<br>T FUNCTIO | EVI signal.<br>DN). |                                                  |
| 5.4     | FT          |       | 00       | No filterin                                                                                                | g. Edge de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | tection. – D                      | efault value                           | )                             |                     |                                                  |
| 0.1     |             |       | 01       | Sampling                                                                                                   | period t <sub>SP</sub> =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | = 3.9 ms (2                       | 56 Hz). Edg                            | je & Level o                  | detection.          |                                                  |
|         |             |       | 10       | Sampling                                                                                                   | period t <sub>SP</sub> =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | = 15.6 ms (                       | 64 Hz). Edg                            | je & Level o                  | detection.          |                                                  |
|         |             |       | 11       | Sampling                                                                                                   | period t <sub>SP</sub> =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | = 125 ms (8                       | BHz). Edge                             | & Level de                    | tection.            |                                                  |
| 3:1     | 0           |       | 0        | Read only                                                                                                  | y. Always 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                   |                                        |                               |                     |                                                  |
|         |             |       | This bit | is used for                                                                                                | External a hardware                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Event (EVI)<br>-based time        | Synchroniz<br>adjustmer                | zation bit.<br>ht (see ESY    | N BIT FUN           | CTION).                                          |
|         |             |       | 0        | Disabled                                                                                                   | <ul> <li>Default va</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | alue                              |                                        |                               |                     |                                                  |
| 0       | ESYN        |       | 1        | In case o<br>frequenci<br>is reset to<br>When an<br>first and t<br>After the<br>If 1, the s<br>bit to 0 be | In case of an External Event detection at the EVI pin the clock presca<br>requencies from 4096 Hz to 1 Hz are reset and the 100 <sup>th</sup> Seconds re-<br>s reset to 00. A possible currently memorized 1 Hz update is also res<br>When an External Event occurs, the Time Stamp EVI is always create<br>irst and then the 100 <sup>th</sup> Seconds register is cleared to 00.<br>After the event detection, the ESYN bit is reset to 0 automatically.<br>f 1, the synchronization function can be canceled by resetting the ES |                                   |                                        |                               |                     | escaler<br>s register<br>reset.<br>eated<br>ESYN |

#### 3.13. TEMPERATURE THRESHOLDS REGISTERS

#### 16h – TLow Threshold

In this register, the user can define the Temperature Low Threshold value TLT which is compared with the TEMP [11:4] value in the Temperature MSBs register. TLT is stored in the same two's complement format as the TEMP [11:4] (see TEMPERATURE REGISTERS).

Read: Always readable. Write: Can be write-protected by password.

| Address | Function       | Conv. | Bit 7          | Bit 6                                                                 | Bit 5                                                                        | Bit 4                                                                   | Bit 3                                                             | Bit 2                                                             | Bit 1                                                              | Bit 0                                       |
|---------|----------------|-------|----------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------|
| 166     | TLow Threshold | R/WP  |                |                                                                       |                                                                              | TI                                                                      | T                                                                 |                                                                   |                                                                    |                                             |
| 1011    | Reset          |       | 0              | 0                                                                     | 0                                                                            | 0                                                                       | 0                                                                 | 0                                                                 | 0                                                                  | 0                                           |
|         |                |       |                |                                                                       |                                                                              |                                                                         |                                                                   |                                                                   |                                                                    |                                             |
| Bit     | Symbol         |       | Value          |                                                                       |                                                                              |                                                                         | Description                                                       | า                                                                 |                                                                    |                                             |
| 7:0     | TLT            |       | -128 to<br>127 | Temperat<br>format like<br>temperate<br>when TEM<br>TEMPER<br>FUNCTIC | ure Low Th<br>e TEMP [11<br>ure is autorr<br>MP [11:4] <<br>ATURE LO<br>DN). | reshold val<br>1:4]. The int<br>natically cor<br>TLT (see T<br>W INTERR | ue with 1°C<br>eger part T<br>mpared to tl<br>EMPERAT<br>UPT FUNC | Cresolution<br>EMP [11:4]<br>his value. A<br>URE REGI<br>TION and | in two's col<br>from the in<br>n event is o<br>STERS,<br>TIME STAN | nplement<br>ternal<br>generated<br>/IP TLOW |

#### 17h – THigh Threshold

In this register, the user can define the Temperature High Threshold value THT which is compared with the TEMP [11:4] value in the Temperature MSBs register. THT is stored in the same two's complement format as the TEMP [11:4] (see TEMPERATURE REGISTERS).

| Address | Function        | Conv. | Bit 7          | Bit 6                                                                  | Bit 5                                                                              | Bit 4                                                                         | Bit 3                                                                   | Bit 2                                                           | Bit 1                                                                 | Bit 0                           |
|---------|-----------------|-------|----------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------|
| 176     | THigh Threshold | R/WP  |                |                                                                        |                                                                                    | Tł                                                                            | ΗT                                                                      |                                                                 |                                                                       |                                 |
| 170     | Reset           |       | 0              | 0                                                                      | 0                                                                                  | 0                                                                             | 0                                                                       | 0                                                               | 0                                                                     | 0                               |
|         | 1               |       | 1              | 1                                                                      |                                                                                    |                                                                               |                                                                         |                                                                 |                                                                       |                                 |
| Bit     | Symbol          |       | Value          |                                                                        |                                                                                    |                                                                               | Descriptio                                                              | า                                                               |                                                                       |                                 |
| 7:0     | тнт             |       | -128 to<br>127 | Temperat<br>compleme<br>the intern<br>is generat<br>REGISTE<br>STAMP T | ture High Ti<br>ent format I<br>al temperat<br>ted when T<br>ERS, TEMP<br>HIGH FUN | hreshold va<br>ike TEMP [<br>ure is autor<br>EMP [11:4]<br>ERATURE<br>CTION). | lue with 1°(<br>11:4]. The i<br>natically co<br>> THT (see<br>HIGH INTE | C resolutior<br>nteger part<br>mpared to<br>TEMPER.<br>RRUPT FL | i in two's<br>TEMP [11:<br>this value. <i>I</i><br>ATURE<br>JNCTION a | 4] from<br>An event<br>Ind TIME |

# 3.14. TIME STAMP TLOW REGISTERS

Seven Time Stamp TLow registers (TS TLow Count and TS TLow Seconds to TS TLow Year), (see TIME STAMP TLOW FUNCTION).

#### 18h – TS TLow Count

This register contains the number of occurrences of Temperature Low events (TEMP [11:4] < TLT) in standard binary format. The values range from 0 to 255.

Read only. Writing to this register has no effect.

| Address | Function      | Conv. | Bit 7    | Bit 6                                                                                              | Bit 5                                                                                                   | Bit 4                                                                                                       | Bit 3                                                                                                      | Bit 2                                                                                          | Bit 1                                                                 | Bit 0                            |
|---------|---------------|-------|----------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|
| 19h     | TS TLow Count | R     | 128      | 64                                                                                                 | 32                                                                                                      | 16                                                                                                          | 8                                                                                                          | 4                                                                                              | 2                                                                     | 1                                |
| 1011    | Reset         |       | 0        | 0                                                                                                  | 0                                                                                                       | 0                                                                                                           | 0                                                                                                          | 0                                                                                              | 0                                                                     | 0                                |
| Bit     | Symbol        |       | Value    |                                                                                                    |                                                                                                         | I                                                                                                           | Descriptio                                                                                                 | n                                                                                              |                                                                       |                                  |
| 7:0     | TS TLow Count |       | 0 to 255 | Number of<br>case of al<br>When bit<br>When bit<br>The TS T<br>settings of<br>The TS T<br>Stamp TL | of occurrence<br>n overflow t<br>TLE = 0, th<br>TLE = 1, th<br>Low Count<br>of the overrie<br>Low Count | ces of Temp<br>he counter s<br>e counter is<br>register alv<br>de bit TLOV<br>register is i<br>bit TLR (see | berature Lo<br>starts again<br>tops counti<br>s increased<br>vays counts<br>V.<br>reset to 00h<br>TIME STA | w events, c<br>n with 00h.<br>ng events.<br>when even<br>s events, reg<br>when 1 is<br>MP TLOW | oded in bina<br>t occurs.<br>gardless of<br>written to th<br>FUNCTION | ary. In<br>the<br>le Time<br>l). |

#### 19h – TS TLow Seconds

This register holds a recorded Temperature Low Time Stamp of the Seconds register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address | Function        | Conv. | Bit 7    | Bit 6                                                                     | Bit 5                                                                    | Bit 4                                                                    | Bit 3                                                                     | Bit 2                                                                   | Bit 1                                                                    | Bit 0                                     |  |
|---------|-----------------|-------|----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------|--|
| 10h     | TS TLow Seconds | R     | 0        | 40                                                                        | 20                                                                       | 10                                                                       | 8                                                                         | 4                                                                       | 2                                                                        | 1                                         |  |
| 1911    | Reset           |       | 0        | 0                                                                         | 0                                                                        | 0                                                                        | 0                                                                         | 0                                                                       | 0                                                                        | 0                                         |  |
| Bit     | Symbol          |       | Value    |                                                                           |                                                                          |                                                                          | Descriptio                                                                | n                                                                       |                                                                          |                                           |  |
| 7       | 0               |       | 0        | Description     Read only. Always 0.                                      |                                                                          |                                                                          |                                                                           |                                                                         |                                                                          |                                           |  |
| 6:0     | TS TLow Seconds |       | 00 to 59 | Holds a re<br>coded in<br>setting of<br>occurred<br>The TS T<br>Time Star | ecorded Te<br>BCD format<br>the TLOW<br>event.<br>Low Secon<br>mp TLow R | mperature<br>t. When ena<br>bit, it conta<br>ds register<br>eset bit TLI | Low Time S<br>abled (bit T<br>ins the time<br>is reset to (<br>R (see TIM | Stamp of the<br>LE = 1), dep<br>stamp of the<br>O0h when 1<br>E STAMP T | e Seconds r<br>bending on<br>he first or la<br>is written to<br>LOW FUNO | egister,<br>the<br>st<br>o the<br>CTION). |  |

#### 1Ah – TS TLow Minutes

This register holds a recorded Temperature Low Time Stamp of the Minutes register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address      | Function        | Conv. | Bit 7    | Bit 6                                                                    | Bit 5                                                                       | Bit 4                                                                         | Bit 3                                                                  | Bit 2                                                                  | Bit 1                                                                  | Bit 0                                    |
|--------------|-----------------|-------|----------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------|
| 1 <b>0</b> b | TS TLow Minutes | R     | 0        | 40                                                                       | 20                                                                          | 10                                                                            | 8                                                                      | 4                                                                      | 2                                                                      | 1                                        |
| IAII         | Reset           |       | 0        | 0                                                                        | 0                                                                           | 0                                                                             | 0                                                                      | 0                                                                      | 0                                                                      | 0                                        |
| Bit          | Symbol          |       | Value    |                                                                          |                                                                             |                                                                               | Description                                                            | n                                                                      |                                                                        |                                          |
| Dit          | Symbol          |       | value    |                                                                          |                                                                             |                                                                               | Description                                                            | 1                                                                      |                                                                        |                                          |
| 7            | 0               |       | 0        | Read only                                                                | y. Always 0                                                                 |                                                                               |                                                                        |                                                                        |                                                                        |                                          |
| 6:0          | TS TLow Minutes |       | 00 to 59 | Holds a re<br>coded in<br>setting of<br>occurred<br>The TS T<br>Stamp TL | ecorded Tel<br>BCD format<br>the TLOW<br>event.<br>Low Minute<br>ow Reset b | mperature l<br>t. When ena<br>bit, it conta<br>es register is<br>pit TLR (see | Low Time S<br>abled (bit T<br>ins the time<br>s reset to 0<br>TIME STA | Stamp of the<br>LE = 1), dep<br>stamp of th<br>Oh when 1 is<br>MP TLOW | Minutes re<br>bending on<br>he first or la<br>s written to<br>FUNCTION | egister,<br>the<br>st<br>the Time<br>≬). |

#### 1Bh – TS TLow Hours

This register holds a recorded Temperature Low Time Stamp of the Hours register, in two binary coded decimal (BCD) digits. Values will range from 00 to 23.

Read only. Writing to this register has no effect.

| Address | Function      | Conv. | Bit 7    | Bit 6                                                                    | Bit 5                                                                      | Bit 4                                                                     | Bit 3                                                                   | Bit 2                                                                | Bit 1                                                     | Bit 0                                 |
|---------|---------------|-------|----------|--------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------|
| 1Db     | TS TLow Hours | R     | 0        | 0                                                                        | 20                                                                         | 10                                                                        | 8                                                                       | 4                                                                    | 2                                                         | 1                                     |
| IDII    | Reset         |       | 0        | 0                                                                        | 0                                                                          | 0                                                                         | 0                                                                       | 0                                                                    | 0                                                         | 0                                     |
| D:4     | Sympol        |       | Value    |                                                                          |                                                                            |                                                                           | Description                                                             |                                                                      |                                                           |                                       |
| DI      | Symbol        |       | value    |                                                                          |                                                                            |                                                                           | Description                                                             | 1                                                                    |                                                           |                                       |
| 7:6     | 0             |       | 0        | Read only                                                                | y. Always 0                                                                |                                                                           |                                                                         |                                                                      |                                                           |                                       |
| 5:0     | TS TLow Hours |       | 00 to 23 | Holds a re<br>coded in<br>setting of<br>occurred<br>The TS T<br>Stamp TL | ecorded Te<br>BCD format<br>the TLOW<br>event.<br>Low Hours<br>.ow Reset b | mperature l<br>When ena<br>bit, it conta<br>register is i<br>vit TLR (see | Low Time S<br>abled (bit TI<br>ins the time<br>reset to 00h<br>TIME STA | Stamp of the<br>LE = 1), dep<br>stamp of the<br>when 1 is<br>MP TLOW | Hours regioending on<br>the first or la<br>written to the | ister,<br>the<br>st<br>ne Time<br>√). |

#### 1Ch – TS TLow Date

This register holds a recorded Temperature Low Time Stamp of the Date register, in two binary coded decimal (BCD) digits. The values will range from 01 to 31.

Read only. Writing to this register has no effect.

| Address | Function     | Conv. | Bit 7    | Bit 6                                                                                               | Bit 5                                                                                                      | Bit 4                                                                                                      | Bit 3                                                                                              | Bit 2                                                                                                | Bit 1                                                                                                      | Bit 0                                                       |
|---------|--------------|-------|----------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| 106     | TS TLow Date | R     | 0        | 0                                                                                                   | 20                                                                                                         | 10                                                                                                         | 8                                                                                                  | 4                                                                                                    | 2                                                                                                          | 1                                                           |
| TCh     | Reset        |       | 0        | 0                                                                                                   | 0                                                                                                          | 0                                                                                                          | 0                                                                                                  | 0                                                                                                    | 0                                                                                                          | 0                                                           |
| Bit     | Symbol       |       | Value    |                                                                                                     |                                                                                                            |                                                                                                            | Descriptio                                                                                         | n                                                                                                    |                                                                                                            |                                                             |
| 7:6     | 0            |       | 0        | Read only                                                                                           | y. Always 0                                                                                                |                                                                                                            |                                                                                                    |                                                                                                      |                                                                                                            |                                                             |
| 5:0     | TS TLow Date |       | 01 to 31 | Holds a re<br>coded in<br>setting of<br>occurred<br>The TS T<br>Stamp TL<br>The value<br>valid valu | ecorded Te<br>BCD format<br>the TLOW<br>event.<br>Low Date ro<br>ow Reset b<br>00 after Po<br>e (01 to 31) | mperature l<br>t. When ena<br>bit, it conta<br>egister is re<br>bit TLR (see<br>OR or after<br>) when a Te | Low Time S<br>abled (bit T<br>ins the time<br>eset to 00h<br>TIME STA<br>the reset w<br>emperature | Stamp of the<br>LE = 1), dep<br>stamp of the<br>when 1 is w<br>MP TLOW<br>vith the TLR<br>Low Time S | e Date regis<br>pending on<br>ne first or la<br>ritten to the<br>FUNCTION<br>bit, is repla<br>Stamp is red | ster,<br>the<br>list<br>Time<br>N).<br>aced by a<br>corded. |

#### 1Dh – TS TLow Month

This register holds a recorded Temperature Low Time Stamp of the Month register, in two binary coded decimal (BCD) digits. The values will range from 01 to 12. Read only. Writing to this register has no effect.

| Address | Function      | Conv. | Bit 7    | Bit 6                                                                                               | Bit 5                                                                                                    | Bit 4                                                                                                    | Bit 3                                                                                               | Bit 2                                                                                              | Bit 1                                                                                                   | Bit 0                                                         |
|---------|---------------|-------|----------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| 1Dh     | TS TLow Month | R     | 0        | 0                                                                                                   | 0                                                                                                        | 10                                                                                                       | 8                                                                                                   | 4                                                                                                  | 2                                                                                                       | 1                                                             |
| וושו    | Reset         |       | 0        | 0                                                                                                   | 0                                                                                                        | 0                                                                                                        | 0                                                                                                   | 0                                                                                                  | 0                                                                                                       | 0                                                             |
| Dit.    | Ourseland     |       | Value    |                                                                                                     |                                                                                                          |                                                                                                          |                                                                                                     | _                                                                                                  |                                                                                                         |                                                               |
| Bit     | Symbol        |       | value    |                                                                                                     |                                                                                                          |                                                                                                          | Description                                                                                         | n                                                                                                  |                                                                                                         |                                                               |
| 7:5     | 0             |       | 0        | Read only                                                                                           | y. Always 0                                                                                              |                                                                                                          |                                                                                                     |                                                                                                    |                                                                                                         |                                                               |
| 4:0     | TS TLow Month |       | 01 to 12 | Holds a ru<br>coded in<br>setting of<br>occurred<br>The TS T<br>Stamp TL<br>The value<br>valid valu | ecorded Te<br>BCD format<br>the TLOW<br>event.<br>Low Month<br>ow Reset b<br>00 after P(<br>e (01 to 12) | mperature l<br>t. When ena<br>bit, it conta<br>register is<br>bit TLR (see<br>OR or after<br>) when a Te | Low Time S<br>abled (bit T<br>ins the time<br>reset to 00f<br>TIME STA<br>the reset w<br>emperature | Stamp of the<br>LE = 1), dep<br>stamp of the<br>when 1 is<br>MP TLOW<br>with the TLR<br>Low Time S | Month reg<br>bending on<br>he first or la<br>written to th<br>FUNCTION<br>bit, is repla<br>Stamp is red | ister,<br>the<br>st<br>ne Time<br>J).<br>aced by a<br>corded. |

#### 1Eh – TS TLow Year

This register holds a recorded Temperature Low Time Stamp of the Year register, in two binary coded decimal (BCD) digits. Values will range from 00 to 99.

Read only. Writing to this register has no effect.

| Address | Function     | Conv. | Bit 7    | Bit 6                                                                      | Bit 5                                                                        | Bit 4                                                                        | Bit 3                                                                 | Bit 2                                                                  | Bit 1                                                                     | Bit 0                             |
|---------|--------------|-------|----------|----------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------|
| 156     | TS TLow Year | R     | 80       | 40                                                                         | 20                                                                           | 10                                                                           | 8                                                                     | 4                                                                      | 2                                                                         | 1                                 |
| 1En     | Reset        |       | 0        | 0                                                                          | 0                                                                            | 0                                                                            | 0                                                                     | 0                                                                      | 0                                                                         | 0                                 |
|         |              |       |          |                                                                            |                                                                              |                                                                              |                                                                       |                                                                        |                                                                           |                                   |
| Bit     | Symbol       |       | Value    |                                                                            |                                                                              | I                                                                            | Descriptio                                                            | n                                                                      |                                                                           |                                   |
| 7:0     | TS TLow Year |       | 00 to 99 | Holds a re<br>coded in I<br>setting of<br>occurred<br>The TS T<br>Stamp TL | ecorded Te<br>BCD format<br>the TLOW<br>event.<br>Low Year re<br>.ow Reset b | mperature I<br>t. When ena<br>bit, it conta<br>egister is re<br>bit TLR (see | Low Time S<br>abled (bit T<br>ins the time<br>eset to 00h<br>TIME STA | Stamp of the<br>LE = 1), dep<br>stamp of the<br>when 1 is w<br>MP TLOW | e Year regis<br>bending on<br>he first or la<br>ritten to the<br>FUNCTION | ter,<br>the<br>ist<br>Time<br>N). |

# 3.15. TIME STAMP THIGH REGISTERS

Seven Time Stamp THigh registers (TS THigh Count and TS THigh Seconds to TS THigh Year), (see TIME STAMP THIGH FUNCTION).

#### 1Fh – TS THigh Count

This register contains the number of occurrences of Temperature High events (TEMP [11:4] > THT) in standard binary format. The values range from 0 to 255.

Read only. Writing to this register has no effect.

| Address | Function       | Conv. | Bit 7    | Bit 6                                                                                              | Bit 5                                                                                                                   | Bit 4                                                                                                    | Bit 3                                                                                                          | Bit 2                                                                                                 | Bit 1                                                                 | Bit 0                            |
|---------|----------------|-------|----------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|
| 1Eb     | TS THigh Count | R     | 128      | 64                                                                                                 | 32                                                                                                                      | 16                                                                                                       | 8                                                                                                              | 4                                                                                                     | 2                                                                     | 1                                |
| 1611    | Reset          |       | 0        | 0                                                                                                  | 0                                                                                                                       | 0                                                                                                        | 0                                                                                                              | 0                                                                                                     | 0                                                                     | 0                                |
| Bit     | Symbol         |       | Value    |                                                                                                    |                                                                                                                         | I                                                                                                        | Description                                                                                                    | า                                                                                                     |                                                                       |                                  |
| 7:0     | TS THigh Count |       | 0 to 255 | Number of<br>case of al<br>When bit<br>When bit<br>The TS T<br>settings of<br>The TS T<br>Stamp Th | of occurrence<br>n overflow t<br>THE = 0, th<br>THE = 1, th<br>High Count<br>of the overriv<br>High Count<br>High Reset | ces of Temp<br>he counter s<br>he counter is<br>register all<br>de bit THO<br>register is<br>bit THR (se | berature Hig<br>starts again<br>stops counti<br>s increased<br>ways counts<br>N.<br>reset to 000<br>e TIME ST/ | gh events, c<br>n with 00h.<br>ing events.<br>I when ever<br>s events, re<br>n when 1 is<br>AMP THIGI | oded in bin<br>t occurs.<br>gardless of<br>written to th<br>H FUNCTIC | ary. In<br>the<br>ne Time<br>N). |

#### 20h – TS THigh Seconds

This register holds a recorded Temperature High Time Stamp of the Seconds register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address | Function         | Conv.           | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                                                                                                  | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|---------|------------------|-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------------|-------|-------|-------|
| 00h     | TS THigh Seconds | R               | 0        | 40                                                                                                                                                                                                                                                                                                                                                                                     | 20    | 10    | 8           | 4     | 2     | 1     |
| 2011    | Reset            | 0               | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                      | 0     | 0     | 0           | 0     | 0     |       |
| Bit     | Symbol           | Value Descripti |          |                                                                                                                                                                                                                                                                                                                                                                                        |       |       | Description | າ     |       |       |
| 7       | 0                |                 | 0        | Read only. Always 0.                                                                                                                                                                                                                                                                                                                                                                   |       |       |             |       |       |       |
| 6:0     | TS THigh Seconds |                 | 00 to 59 | Holds a recorded Temperature High Time Stamp of the Seconds register,<br>coded in BCD format. When enabled (bit THE = 1), depending on the<br>setting of the THOW bit, it contains the time stamp of the first or last<br>occurred event.<br>The TS THigh Seconds register is reset to 00h when 1 is written to the<br>Time Stamp THigh Reset bit THR (see TIME STAMP THIGH FUNCTION). |       |       |             |       |       |       |

#### 21h – TS THigh Minutes

This register holds a recorded Temperature High Time Stamp of the Minutes register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address | Function         | Conv.       | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                                                                                                  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|------------------|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|
| 016     | TS THigh Minutes | R           | 0        | 40                                                                                                                                                                                                                                                                                                                                                                                     | 20    | 10    | 8     | 4     | 2     | 1     |
| 210     | Reset            | 0           | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                      | 0     | 0     | 0     | 0     | 0     |       |
| Bit     | Symbol           | Description |          |                                                                                                                                                                                                                                                                                                                                                                                        |       |       |       |       |       |       |
| 7       | 0                |             | 0        | Read only. Always 0.                                                                                                                                                                                                                                                                                                                                                                   |       |       |       |       |       |       |
| 6:0     | TS THigh Minutes |             | 00 to 59 | Holds a recorded Temperature High Time Stamp of the Minutes register,<br>coded in BCD format. When enabled (bit THE = 1), depending on the<br>setting of the THOW bit, it contains the time stamp of the first or last<br>occurred event.<br>The TS THigh Minutes register is reset to 00h when 1 is written to the Time<br>Stamp THigh Reset bit THR (see TIME STAMP THIGH FUNCTION). |       |       |       |       |       |       |

#### 22h – TS THigh Hours

This register holds a recorded Temperature High Time Stamp of the Hours register, in two binary coded decimal (BCD) digits. Values will range from 00 to 23.

Read only. Writing to this register has no effect.

| Address | Function       | Conv. | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                                                                                              | Bit 5 | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|---------|----------------|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------|-------|-------|-------|--|--|--|
| 001     | TS THigh Hours | R     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                  | 20    | 10          | 8           | 4     | 2     | 1     |  |  |  |
| 220     | Reset          | 0     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                  | 0     | 0           | 0           | 0     | 0     |       |  |  |  |
| Bit     | Symbol         |       | Value    |                                                                                                                                                                                                                                                                                                                                                                                    |       |             | Description |       |       |       |  |  |  |
| ы       | Symbol         | value |          |                                                                                                                                                                                                                                                                                                                                                                                    |       | Description | 1           |       |       |       |  |  |  |
| 7:6     | 0              |       | 0        | Read only. Always 0.                                                                                                                                                                                                                                                                                                                                                               |       |             |             |       |       |       |  |  |  |
| 5:0     | TS THigh Hours |       | 00 to 23 | Holds a recorded Temperature High Time Stamp of the Hours register,<br>coded in BCD format. When enabled (bit THE = 1), depending on the<br>setting of the THOW bit, it contains the time stamp of the first or last<br>occurred event.<br>The TS THigh Hours register is reset to 00h when 1 is written to the Time<br>Stamp THigh Reset bit THR (see TIME STAMP THIGH FUNCTION). |       |             |             |       |       |       |  |  |  |

#### 23h – TS THigh Date

This register holds a recorded Temperature High Time Stamp of the Date register, in two binary coded decimal (BCD) digits. The values will range from 01 to 31.

Read only. Writing to this register has no effect.

| Address | Function      | Conv. | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|---------|---------------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|
| 02h     | TS THigh Date | R     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20    | 10    | 8     | 4     | 2     | 1     |  |
| 230     | Reset         | 0     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0     | 0     | 0     | 0     | 0     |       |  |
| Bit     | Symbol        |       | Value    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |       |       |       |       |  |
| 7:6     | 0             |       | 0        | Read only. Always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |       |       |       |       |       |  |
| 5:0     | TS THigh Date |       | 01 to 31 | Holds a recorded Temperature High Time Stamp of the Date register,<br>coded in BCD format. When enabled (bit THE = 1), depending on the<br>setting of the THOW bit, it contains the time stamp of the first or last<br>occurred event.<br>The TS THigh Date register is reset to 00h when 1 is written to the Time<br>Stamp THigh Reset bit THR (see TIME STAMP THIGH FUNCTION).<br>The value 00 after POR or after the reset with the THR bit, is replaced by a<br>valid value (01 to 31) when a Temperature High Time Stamp is recorded. |       |       |       |       |       |       |  |

#### 24h – TS THigh Month

This register holds a recorded Temperature High Time Stamp of the Month register, in two binary coded decimal (BCD) digits. The values will range from 01 to 12.

| Read only. | Writing to t | nis register | has no effect. |  |
|------------|--------------|--------------|----------------|--|
|            |              |              |                |  |

| Address | Function       | Conv. | Bit 7    | Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bit 5 | Bit 4       | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|---------|----------------|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------|-------|-------|-------|--|
| 24b     | TS THigh Month | R     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0     | 10          | 8     | 4     | 2     | 1     |  |
| 2411    | Reset          | 0     | 0        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0     | 0           | 0     | 0     | 0     |       |  |
| Bit     | Symbol         |       | Value    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |             |       |       |       |       |  |
| Dit     | Symbol         | value |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       | Description | 1     |       |       |       |  |
| 7:5     | 0              |       | 0        | Read only. Always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |             |       |       |       |       |  |
| 4:0     | TS THigh Month |       | 01 to 12 | Holds a recorded Temperature High Time Stamp of the Month register,<br>coded in BCD format. When enabled (bit THE = 1), depending on the<br>setting of the THOW bit, it contains the time stamp of the first or last<br>occurred event.<br>The TS THigh Month register is reset to 00h when 1 is written to the Time<br>Stamp THigh Reset bit THR (see TIME STAMP THIGH FUNCTION).<br>The value 00 after POR or after the reset with the THR bit, is replaced by a<br>valid value (01 to 12) when a Temperature Low Time Stamp is recorded |       |             |       |       |       |       |  |
#### 25h – TS THigh Year

This register holds a recorded Temperature High Time Stamp of the Year register, in two binary coded decimal (BCD) digits. Values will range from 00 to 99.

| Address | Function      | Conv. | Bit 7    | Bit 6                                                                      | Bit 5                                                                         | Bit 4                                                                        | Bit 3                                                                   | Bit 2                                                                   | Bit 1                                                                       | Bit 0                                |  |
|---------|---------------|-------|----------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------|--|
| 05h     | TS THigh Year | R     | 80       | 40                                                                         | 20                                                                            | 10                                                                           | 8                                                                       | 4                                                                       | 2                                                                           | 1                                    |  |
| 2011    | Reset         |       | 0        | 0                                                                          | 0                                                                             | 0                                                                            | 0                                                                       | 0                                                                       | 0                                                                           | 0                                    |  |
|         |               |       |          |                                                                            |                                                                               |                                                                              |                                                                         |                                                                         |                                                                             |                                      |  |
| Bit     | Symbol        |       | Value    | Description                                                                |                                                                               |                                                                              |                                                                         |                                                                         |                                                                             |                                      |  |
| 7:0     | TS THigh Year |       | 00 to 99 | Holds a re<br>coded in I<br>setting of<br>occurred<br>The TS T<br>Stamp TH | ecorded Te<br>BCD format<br>the THOW<br>event.<br>High Year r<br>ligh Reset l | mperature I<br>t. When ena<br>bit, it conta<br>register is re<br>bit THR (se | High Time S<br>abled (bit T<br>ins the time<br>eset to 00h<br>e TIME ST | Stamp of the<br>HE = 1), de<br>e stamp of t<br>when 1 is v<br>AMP THIGH | e Year regis<br>pending on<br>he first or la<br>vritten to the<br>I FUNCTIC | ster,<br>the<br>ast<br>e Time<br>N). |  |

# 3.16. TIME STAMP EVI REGISTERS

Eight Time Stamp EVI registers (TS EVI Count and TS EVI 100<sup>th</sup> Seconds to TS EVI Year), (see TIME STAMP EVI FUNCTION).

## 26h – TS EVI Count

This register contains the number of occurrences of External Events on EVI pin in standard binary format. The values range from 0 to 255.

Read only. Writing to this register has no effect.

| Address | Function     | Conv. | Bit 7    | Bit 6                                                                                                                                       | Bit 5                                                                                                                                                       | Bit 4                                                                                                                                | Bit 3                                                                                                                                     | Bit 2                                                                                                                  | Bit 1                                                                              | Bit 0                             |
|---------|--------------|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------|
| 26h     | TS EVI Count | R     | 128      | 64                                                                                                                                          | 32                                                                                                                                                          | 16                                                                                                                                   | 8                                                                                                                                         | 4                                                                                                                      | 2                                                                                  | 1                                 |
| 2011    | Reset        |       | 0        | 0                                                                                                                                           | 0                                                                                                                                                           | 0                                                                                                                                    | 0                                                                                                                                         | 0                                                                                                                      | 0                                                                                  | Х                                 |
| Bit     | Symbol       |       | Value    |                                                                                                                                             |                                                                                                                                                             | I                                                                                                                                    | Description                                                                                                                               | า                                                                                                                      |                                                                                    |                                   |
| 7:0     | TS EVI Count |       | 0 to 255 | Number c<br>case of al<br>The TS E<br>settings o<br>The TS E<br>Stamp E\<br>The Rese<br>Because<br>Interrupt.<br>If X = 1, a<br>If X = 0, n | of occurrence<br>n overflow t<br>VI Count re-<br>f the overria<br>VI Count re-<br>/I Reset bit<br>et value X d<br>EHL = 0 at<br>I LOW level<br>to LOW level | tes of Exter<br>he counter<br>egister alwa<br>de bit EVOV<br>gister is res<br>EVR (see<br>POR, the lo<br>was detect<br>el was detect | nal Events<br>starts again<br>ys counts e<br>N.<br>set to 00h w<br>FIME STAM<br>the voltage<br>bw level is r<br>ted on EVI<br>cted on EVI | on EVI pin,<br>n with 00h.<br>events, rega<br>when 1 is wr<br>IP EVI FUN<br>on the EVI<br>egarded as<br>pin.<br>I pin. | coded in b<br>rdless of th<br>itten to the<br>ICTION).<br>pin at POR<br>an Externa | inary. In<br>e<br>Time<br>I Event |

## 27h – TS EVI 100<sup>th</sup> Seconds

This register holds a recorded External Event Time Stamp of the 100<sup>th</sup> Seconds register, in two binary coded decimal (BCD) digits. The values are from 00 to 99.

| Address | Function                            | Conv. | Bit 7             | Bit 6                                                                          | Bit 5                                                                                              | Bit 4                                                                             | Bit 3                                                  | Bit 2                                                 | Bit 1                                                                 | Bit 0                            |
|---------|-------------------------------------|-------|-------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|
| 27h     | TS EVI 100 <sup>th</sup><br>Seconds | R     | 80                | 40                                                                             | 20                                                                                                 | 10                                                                                | 8                                                      | 4                                                     | 2                                                                     | 1                                |
|         | Reset                               |       | 0                 | 0                                                                              | 0                                                                                                  | 0                                                                                 | 0                                                      | 0                                                     | 0                                                                     | 0                                |
|         | 1                                   |       | 1                 | 1                                                                              |                                                                                                    |                                                                                   |                                                        |                                                       |                                                                       |                                  |
| Bit     | Symbol                              |       | Value Description |                                                                                |                                                                                                    |                                                                                   |                                                        |                                                       |                                                                       |                                  |
| 7:0     | TS EVI 100 <sup>th</sup> Secon      | ds    | 00 to 99          | Holds a re<br>register, c<br>Dependin<br>the first of<br>The TS E<br>Time Star | ecorded Ex<br>coded in BC<br>g on the se<br>r last occuri<br>VI 100 <sup>th</sup> Se<br>mp EVI Res | ternal Even<br>CD format.<br>Hting of the<br>red event.<br>conds regisset bit EVR | t Time Star<br>EVOW bit,<br>ster is reset<br>(see TIME | np of the 10<br>it contains<br>to 00h whe<br>STAMP EV | 00 <sup>th</sup> Second<br>the time sta<br>n 1 is writte<br>I FUNCTIC | s<br>Imp of<br>en to the<br>IN). |

#### 28h – TS EVI Seconds

This register holds a recorded External Event Time Stamp of the Seconds register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address | Function       | Conv. | Bit 7    | Bit 6                                                                     | Bit 5                                                                                | Bit 4                                                                        | Bit 3                                                 | Bit 2                                                    | Bit 1                                                   | Bit 0                      |
|---------|----------------|-------|----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|----------------------------|
| 20h     | TS EVI Seconds | R     | 0        | 40                                                                        | 20                                                                                   | 10                                                                           | 8                                                     | 4                                                        | 2                                                       | 1                          |
| 2011    | Reset          |       | 0        | 0                                                                         | 0                                                                                    | 0                                                                            | 0                                                     | 0                                                        | 0                                                       | 0                          |
| Bit     | Symbol         |       | Value    |                                                                           |                                                                                      |                                                                              | Description                                           | n                                                        |                                                         |                            |
| ы       | Symbol         |       | value    |                                                                           |                                                                                      |                                                                              | Description                                           |                                                          |                                                         |                            |
| 7       | 0              |       | 0        | Read only                                                                 | y. Always 0                                                                          | •                                                                            |                                                       |                                                          |                                                         |                            |
| 6:0     | TS EVI Seconds |       | 00 to 59 | Holds a re<br>coded in<br>Dependin<br>the first o<br>The TS E<br>Stamp E\ | ecorded Ex<br>BCD formating on the se<br>r last occurr<br>VI Seconds<br>/I Reset bit | ternal Even<br>t.<br>tting of the<br>red event.<br>s register is<br>EVR (see | It Time Star<br>EVOW bit,<br>reset to 00<br>TIME STAM | mp of the So<br>it contains<br>h when 1 is<br>IP EVI FUN | econds regi<br>the time sta<br>written to t<br>ICTION). | ster,<br>Imp of<br>he Time |

#### 29h – TS EVI Minutes

This register holds a recorded External Event Time Stamp of the Minutes register, in two binary coded decimal (BCD) digits. The values are from 00 to 59.

Read only. Writing to this register has no effect.

| Address | Function       | Conv. | Bit 7    | Bit 6                                                                     | Bit 5                                                                                | Bit 4                                                                         | Bit 3                                                  | Bit 2                                                 | Bit 1                                                     | Bit 0                      |
|---------|----------------|-------|----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|----------------------------|
| 204     | TS EVI Minutes | R     | 0        | 40                                                                        | 20                                                                                   | 10                                                                            | 8                                                      | 4                                                     | 2                                                         | 1                          |
| 290     | Reset          |       | 0        | 0                                                                         | 0                                                                                    | 0                                                                             | 0                                                      | 0                                                     | 0                                                         | 0                          |
| Dit     | Symbol         |       | Value    |                                                                           |                                                                                      |                                                                               | Decorintio                                             | •                                                     |                                                           |                            |
| BIL     | Symbol         |       | value    |                                                                           |                                                                                      |                                                                               | Description                                            | 1                                                     |                                                           |                            |
| 7       | 0              |       | 0        | Read only                                                                 | y. Always 0                                                                          |                                                                               |                                                        |                                                       |                                                           |                            |
| 6:0     | TS EVI Minutes |       | 00 to 59 | Holds a re<br>coded in<br>Dependin<br>the first o<br>The TS E<br>Stamp E\ | ecorded Ex<br>BCD formating on the se<br>r last occurr<br>VI Minutes<br>/I Reset bit | ternal Even<br>t.<br>etting of the<br>red event.<br>register is r<br>EVR (see | It Time Star<br>EVOW bit,<br>reset to 00h<br>TIME STAN | np of the M<br>it contains<br>when 1 is<br>1P EVI FUN | inutes regis<br>the time sta<br>written to th<br>ICTION). | iter,<br>amp of<br>ae Time |

#### 2Ah – TS EVI Hours

This register holds a recorded External Event Time Stamp of the Hours register, in two binary coded decimal (BCD) digits. Values will range from 00 to 23.

| Address | Function     | Conv. | Bit 7   | Bit 6                                                                       | Bit 5                                                                                | Bit 4                                                                    | Bit 3                                                 | Bit 2                                                       | Bit 1                                                    | Bit 0                       |
|---------|--------------|-------|---------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|-----------------------------|
| 24b     | TS EVI Hours | R     | 0       | 0                                                                           | 20                                                                                   | 10                                                                       | 8                                                     | 4                                                           | 2                                                        | 1                           |
| ZAII    | Reset        |       | 0       | 0                                                                           | 0                                                                                    | 0                                                                        | 0                                                     | 0                                                           | 0                                                        | 0                           |
| Ri+     | Symbol       |       | Value   |                                                                             |                                                                                      |                                                                          | Doscription                                           | <b>`</b>                                                    |                                                          |                             |
| ы       | Symbol       |       | value   |                                                                             |                                                                                      |                                                                          | Description                                           | 1                                                           |                                                          |                             |
| 7:6     | 0            |       | 0       | Read only                                                                   | y. Always 0                                                                          |                                                                          |                                                       |                                                             |                                                          |                             |
| 5:0     | TS EVI Hours |       | 0 to 23 | Holds a re<br>in BCD fo<br>Dependin<br>the first of<br>The TS E<br>Stamp E\ | ecorded Ex<br>ormat.<br>Ig on the se<br>r last occurr<br>VI Hours re<br>/I Reset bit | ternal Even<br>etting of the<br>red event.<br>egister is res<br>EVR (see | t Time Star<br>EVOW bit,<br>set to 00h w<br>TIME STAM | np of the Ho<br>it contains t<br>/hen 1 is wr<br>1P EVI FUN | burs registe<br>the time sta<br>itten to the<br>ICTION). | er, coded<br>amp of<br>Time |

#### 2Bh – TS EVI Date

This register holds a recorded External Event Time Stamp of the Date register, in two binary coded decimal (BCD) digits. The values will range from 01 to 31.

Read only. Writing to this register has no effect.

| Address | Function    | Conv. | Bit 7    | Bit 6                                                                                                                                                                                   | Bit 5                                                                                                                                                                                                   | Bit 4                                                                                                                                              | Bit 3                                                                                                                                                        | Bit 2                                                                                                                                                           | Bit 1                                                                                                                        | Bit 0                                                          |  |
|---------|-------------|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| 2Dh     | TS EVI Date | R     | 0        | 0                                                                                                                                                                                       | 20                                                                                                                                                                                                      | 10                                                                                                                                                 | 8                                                                                                                                                            | 4                                                                                                                                                               | 2                                                                                                                            | 1                                                              |  |
| 2011    | Reset       |       | 0        | 0                                                                                                                                                                                       | 0                                                                                                                                                                                                       | 0                                                                                                                                                  | 0                                                                                                                                                            | 0                                                                                                                                                               | 0                                                                                                                            | Х                                                              |  |
| Bit     | Symbol      |       | Value    |                                                                                                                                                                                         |                                                                                                                                                                                                         |                                                                                                                                                    | Descriptio                                                                                                                                                   | n                                                                                                                                                               |                                                                                                                              |                                                                |  |
| 7:6     | 0           |       | 0        | Read only. Always 0.<br>Holds a recorded External Event Time Stamp of the Date register, cod<br>BCD format.                                                                             |                                                                                                                                                                                                         |                                                                                                                                                    |                                                                                                                                                              |                                                                                                                                                                 |                                                                                                                              |                                                                |  |
| 5:0     | TS EVI Date |       | 01 to 31 | Holds a r<br>BCD form<br>Dependir<br>the first o<br>The TS E<br>Stamp E<br>The Rese<br>Because<br>Interrupt<br>If $X = 1$ , a<br>If $X = 0$ , r<br>The value<br>bit, is rep<br>Stamp is | ecorded Ex<br>nat.<br>ng on the se<br>r last occur<br>VI Date reg<br>VI Reset bit<br>et value X d<br>EHL = 0 at<br>and an Exte<br>a LOW leve<br>to LOW lev<br>e 00 after P<br>laced by a v<br>recorded. | ternal Ever<br>red event.<br>gister is ress<br>EVR (see<br>POR, the le<br>ernal Event<br>I was detec<br>el was detec<br>OR (if EVI-<br>valid value | t Time Star<br>EVOW bit,<br>et to 00h wh<br>TIME STAN<br>the voltage<br>by level is r<br>Time Stam<br>ted on EVI<br>cted on EV<br>Pin = HIGH<br>(01 to 31) w | np of the Da<br>it contains to<br>nen 1 is writ<br>IP EVI FUN<br>on the EVI<br>regarded as<br>p is recorded<br>pin.<br>I pin.<br>), or after the<br>vhen an Ext | ate register<br>the time sta<br>ten to the T<br>ICTION).<br>pin at POR<br>an Externa<br>ed.<br>ere reset with<br>ernal Event | , coded in<br>amp of<br>Time<br>al Event<br>al Event<br>t Time |  |

#### 2Ch – TS EVI Month

This register holds a recorded External Event Time Stamp of the Month register, in two binary coded decimal (BCD) digits. The values will range from 01 to 12.

| Address | Function     | Conv. | Bit 7    | Bit 6                                                                                                                                                                                     | Bit 5                                                                                                                                                                                                        | Bit 4                                                                                                                                                              | Bit 3                                                                                                                                                         | Bit 2                                                                                                                                                      | Bit 1                                                                                                                       | Bit 0                                                                |  |
|---------|--------------|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| 206     | TS EVI Month | R     | 0        | 0                                                                                                                                                                                         | 0                                                                                                                                                                                                            | 10                                                                                                                                                                 | 8                                                                                                                                                             | 4                                                                                                                                                          | 2                                                                                                                           | 1                                                                    |  |
| 2011    | Reset        |       | 0        | 0                                                                                                                                                                                         | 0                                                                                                                                                                                                            | 0                                                                                                                                                                  | 0                                                                                                                                                             | 0                                                                                                                                                          | 0                                                                                                                           | Х                                                                    |  |
| Bit     | Symbol       |       | Value    | Description     Read only, Always 0.                                                                                                                                                      |                                                                                                                                                                                                              |                                                                                                                                                                    |                                                                                                                                                               |                                                                                                                                                            |                                                                                                                             |                                                                      |  |
| 7:5     | 0            |       | 0        | Read only. Always 0.<br>Holds a recorded External Event Time Stamp of the Month register.                                                                                                 |                                                                                                                                                                                                              |                                                                                                                                                                    |                                                                                                                                                               |                                                                                                                                                            |                                                                                                                             |                                                                      |  |
| 4:0     | TS EVI Month |       | 01 to 12 | Holds a r<br>in BCD fc<br>Dependir<br>the first o<br>The TS E<br>Stamp EV<br>The Rese<br>Because<br>Interrupt<br>If $X = 1$ , a<br>If $X = 0$ , r<br>The value<br>bit, is rep<br>Stamp is | ecorded Ex<br>ormat.<br>Ing on the set<br>r last occur<br>VI Month re<br>VI Reset bit<br>et value X d<br>EHL = 0 at<br>and an Exte<br>a LOW leve<br>to OU leve<br>to 00 after P<br>laced by a v<br>recorded. | ternal Ever<br>etting of the<br>red event.<br>egister is re<br>EVR (see<br>POR, the le<br>ernal Event<br>I was detec<br>el was detec<br>OR (if EVI-<br>valid value | It Time Star<br>EVOW bit,<br>set to 00h v<br>TIME STAN<br>the voltage<br>ow level is r<br>Time Stam<br>ted on EVI<br>cted on EV<br>Pin = HIGH<br>(01 to 12) w | np of the M<br>it contains i<br>when 1 is w<br>/IP EVI FUN<br>on the EVI<br>regarded as<br>p is recorde<br>pin.<br>I pin.<br>), or after th<br>when an Ext | onth registe<br>the time sta<br>ritten to the<br>ICTION).<br>pin at POR<br>an Externa<br>ad.<br>ne reset witt<br>ernal Even | er, coded<br>amp of<br>Time<br>t.<br>al Event<br>h the EVR<br>t Time |  |

#### 2Dh – TS EVI Year

This register holds a recorded External Event Time Stamp of the Year register, in two binary coded decimal (BCD) digits. Values will range from 00 to 99.

| Address | Function    | Conv. | Bit 7    | Bit 6                                                                      | Bit 5                                                                             | Bit 4                                                                    | Bit 3                                                 | Bit 2                                                        | Bit 1                                                   | Bit 0                        |
|---------|-------------|-------|----------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------|------------------------------|
| 2Db     | TS EVI Year | R     | 80       | 40                                                                         | 20                                                                                | 10                                                                       | 8                                                     | 4                                                            | 2                                                       | 1                            |
| 2011    | Reset       |       | 0        | 0                                                                          | 0                                                                                 | 0                                                                        | 0                                                     | 0                                                            | 0                                                       | 0                            |
|         |             |       |          |                                                                            |                                                                                   |                                                                          |                                                       |                                                              |                                                         |                              |
| Bit     | Symbol      |       | Value    |                                                                            |                                                                                   | I                                                                        | Description                                           | n                                                            |                                                         |                              |
| 7:0     | TS EVI Year |       | 00 to 99 | Holds a re<br>BCD form<br>Dependin<br>the first of<br>The TS E<br>Stamp E\ | ecorded Ex<br>nat.<br>g on the se<br>r last occurr<br>VI Year reg<br>/I Reset bit | ternal Even<br>etting of the<br>red event.<br>jister is rese<br>EVR (see | t Time Star<br>EVOW bit,<br>et to 00h wh<br>FIME STAM | np of the Ye<br>it contains t<br>nen 1 is writ<br>1P EVI FUN | ear register<br>he time sta<br>ten to the T<br>ICTION). | , coded in<br>Imp of<br>Time |

# 3.17. PASSWORD REGISTERS

After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the Password PW registers are reset to 00h. When the password function is enabled (EEPWE = 255), the correct 32-Bit Password must be written to the Password PW registers to write to the registers with the WP convention (time, control, user RAM, configuration EEPROM and user EEPROM registers). The 32-Bit Password PW is compared with the 32 bits in the RAM mirror of the EEPW registers (see EEPROM PASSWORD REGISTERS).

#### 39h – Password 0

Bit 0 to 7 from 32-bit Password. Write only. Returns 0 when read.

| Address | Function   | Conv. | Bit 7         | Bit 6                           | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0 |  |
|---------|------------|-------|---------------|---------------------------------|-------|-------|-------------|-------|-------|-------|--|
| 206     | Password 0 | W     |               |                                 |       | PW    | [7:0]       |       |       |       |  |
| 2911    | Reset      |       |               |                                 |       |       |             |       |       |       |  |
|         |            |       | 1             | r                               |       |       |             |       |       |       |  |
| Bit     | Symbol     |       | Value         |                                 |       |       | Description | ۱     |       |       |  |
| 7:0     | PW [7:0]   |       | 00h to<br>FFh | Bit 0 to 7 from 32-bit Password |       |       |             |       |       |       |  |

#### 3Ah – Password 1

Bit 8 to 15 from 32-bit Password. Write only. Returns 0 when read.

| Address      | Function   | Conv. | Bit 7         | Bit 6                            | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
|--------------|------------|-------|---------------|----------------------------------|-------|-------|------------|-------|-------|-------|
| 2 <b>4</b> b | Password 1 | W     | PW [15:8]     |                                  |       |       |            |       |       |       |
| SAII         | Reset      |       |               |                                  |       |       |            |       |       |       |
| Bit          | Symbol     |       | Value         |                                  |       |       | Descriptio | า     |       |       |
| 7:0          | PW [15:8]  |       | 00h to<br>FFh | Bit 8 to 15 from 32-bit Password |       |       |            |       |       |       |

#### 3Bh – Password 2

Bit 16 to 23 from 32-bit Password. Write only. Returns 0 when read.

| Address | Function   | Conv. | Bit 7         | Bit 6                             | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|---------|------------|-------|---------------|-----------------------------------|-------|-------|-------------|-------|-------|-------|
| 2Dh     | Password 2 | W     | PW [23:16]    |                                   |       |       |             |       |       |       |
| JDII    | Reset      |       |               |                                   |       |       |             |       |       |       |
| Bit     | Symbol     |       | Value         |                                   |       | I     | Description | ı     |       |       |
| 7:0     | PW [23:16] |       | 00h to<br>FFh | Bit 16 to 23 from 32-bit Password |       |       |             |       |       |       |

### 3Ch – Password 3

Bit 24 to 31 from 32-bit Password. Write only. Returns 0 when read.

| Address | Function   | Conv. | Bit 7         | Bit 6       | Bit 5       | Bit 4       | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
|---------|------------|-------|---------------|-------------|-------------|-------------|------------|-------|-------|-------|
| 2Ch     | Password 3 | W     |               |             |             | PW [3       | 31:24]     |       |       |       |
| 3011    | Reset      |       | 0             | 0           | 0           | 0           | 0          | 0     | 0     | 0     |
| Bit     | Symbol     |       | Value         |             |             | [           | Descriptio | ı     |       |       |
| 7:0     | PW [31:24] |       | 00h to<br>FFh | Bit 24 to 3 | 31 from 32- | bit Passwor | ď          |       |       |       |

# 3.18. EEPROM MEMORY CONTROL REGISTERS

See also EEPROM READ/WRITE.

## 3Dh – EE Address

This register holds the Address used for read or write from/to a single EEPROM Memory byte. Read: Always readable. Write: Can be write-protected by password.

| Address | Function   | Conv.       | 7. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 |                                                   |                                                        |                                         |             |           |       |   |
|---------|------------|-------------|----------------------------------------------|---------------------------------------------------|--------------------------------------------------------|-----------------------------------------|-------------|-----------|-------|---|
| 206     | EE Address | R/WP EEADDR |                                              |                                                   |                                                        |                                         |             |           |       |   |
| 3011    | Reset      |             | 1                                            | 1                                                 | 0                                                      | 0                                       | 0           | 0         | 0     | 0 |
|         |            |             |                                              |                                                   |                                                        |                                         |             |           |       |   |
| Bit     | Symbol     |             | Value                                        |                                                   |                                                        |                                         | Description | า         |       |   |
| 7:0     | EEADDR     |             | 00h to<br>FFh                                | Address f<br>– Default<br>The defau<br>Register ( | or direct rea<br>value = C0<br>ult address<br>EEPROM F | ad or write<br>)h<br>C0h points<br>PMU) | one EEPRC   | DM Memory | byte. | М |

#### 3Eh – EE Data

This register holds the Data that are read from, or that are written to a single EEPROM Memory byte. Read: Always readable. Write: Can be write-protected by password.

| Address | Function | Conv.            | Bit 7         | Bit 6                  | Bit 5                       | Bit 4               | Bit 3         | Bit 2    | Bit 1    | Bit 0 |
|---------|----------|------------------|---------------|------------------------|-----------------------------|---------------------|---------------|----------|----------|-------|
| 2Eb     | EE Data  | Data R/WP EEDATA |               |                        |                             |                     |               |          |          |       |
| 3EII    | Reset    |                  | 0             | 0                      | 0                           | 0                   | 0             | 0        | 0        | 0     |
| Bit     | Symbol   |                  | Value         |                        |                             |                     | Description   | า        |          |       |
| 7:0     | EEDATA   |                  | 00h to<br>FFh | Data from<br>– Default | i direct read<br>value = 00 | d or for diree<br>h | ct write to o | ne EEPRO | M Memory | byte. |

#### 3Fh – EE Command

This register must be written with specific values, in order to Update or Refresh all (readable/writeable) Configuration EEPROM registers or to read or write from/to a single EEPROM Memory byte.

Before using this commands, the automatic refresh function has to be disabled (EERD = 1) and the busy status bit EEbusy has to indicate that the last transfer has been finished (EEbusy = 0). The EEF flag can be used for EEPROM write access failure detection. Other values, unless 11h, 12h, 21h or 22h, should not be entered. Write only. Returns 0 when read. Can be write-protected by password.

| Address      | Function   | Conv. | Bit 7      | Bit 6                                                                                                                                                                                                                                                                                                               | Bit 5                                                                                                                                                     | Bit 4                                                                                                                                       | Bit 3                                                                                                                                                | Bit 2                                                                                                                                                        | Bit 1                                                                                                       | Bit 0                                            |  |
|--------------|------------|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| 2 <b>C</b> h | EE Command | WP    |            | •                                                                                                                                                                                                                                                                                                                   | •                                                                                                                                                         | EEC                                                                                                                                         | CMD                                                                                                                                                  |                                                                                                                                                              |                                                                                                             |                                                  |  |
| 3Fn          | Reset      |       | 0          | 0                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                         | 0                                                                                                                                           | 0                                                                                                                                                    | 0                                                                                                                                                            | 0                                                                                                           | 0                                                |  |
| Bit          | Symbol     |       | Value      |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                           |                                                                                                                                             | Descriptio                                                                                                                                           | n                                                                                                                                                            |                                                                                                             |                                                  |  |
| 7:0          | EECMD      |       | 11h<br>12h | Command<br>Other valu<br>UPDATE<br>When wri<br>(address<br>Configura<br>REGISTE<br>REFRES<br>When wri<br>are read<br>bytes (ad                                                                                                                                                                                      | ds for EEPR<br>les, unless<br>(ALL CONI<br>iting a value<br>C0h to CAH<br>ation EEPR<br>ERS.<br>H (ALL COU<br>iting a value<br>and copied<br>Idress C0h i | COM Memo<br>11h, 12h, 2<br>FIGURATIO<br>of 11h, da<br>n) are writte<br>OM bytes. S<br>NFIGURAT<br>of 12h, da<br>into the cou<br>to CAh). Fu | ry (see EEF<br>1h or 22h, s<br>DN RAM →<br>ta from all (<br>on (stored) i<br>See also US<br>TON EEPR<br>ta from all (<br>rresponding<br>unctions bec | PROM REA<br>should not to<br>EEPROM).<br>Configuratic<br>nto the corr<br>SE OF THE<br>OM $\rightarrow$ RAM<br>Configuratic<br>to Configuratic<br>come active | D/WRITE)<br>be entered.<br>on RAM mir<br>esponding<br>CONFIGU<br>1).<br>n EEPROM<br>ion RAM m<br>as soon as | ror bytes<br>RATION<br>I bytes<br>irror<br>5 the |  |
|              |            |       | 21h        | WRITE TO ONE EEPROM BYTE (EEDATA (RAM) → EEPROM).<br>When writing a value of 21h, data from the EEDATA (RAM) byte are<br>written (stored) into the EEPROM byte with the address specified in the<br>EEADDR byte. For Configuration EEPROM bytes (address C0h to CAh)<br>and Upper EEPROM bytes (address C0h to EAh) |                                                                                                                                                           |                                                                                                                                             |                                                                                                                                                      |                                                                                                                                                              |                                                                                                             |                                                  |  |
|              |            |       | 22h        | READ OI<br>When wri<br>specified<br>byte. For<br>EEPROM                                                                                                                                                                                                                                                             | NE EEPRO<br>iting a value<br>in EEADDF<br>Configurati<br>1 bytes (ado                                                                                     | M BYTE (E<br>of 22h, da<br>R byte are r<br>on EEPRO<br>Iress CBh t                                                                          | EPROM →<br>ta from the<br>ead and co<br>M bytes (ac<br>o EAh).                                                                                       | EEDATA (<br>EEPROM to<br>pied into the<br>ddress C0h                                                                                                         | RAM)).<br>byte with the<br>e EEDATA<br>to CAh) an                                                           | e address<br>(RAM)<br>d User                     |  |

# 3.19. RAM REGISTERS

#### 40h to 4Fh – User RAM

16 Bytes of User RAM for general purpose storage are provided. For example, they can be used to store system status bytes.

Read: Always readable. Write: Can be write-protected by password.

| Address    | Function | Conv. | Bit 7 | Bit 6 | Bit 5        | Bit 4     | Bit 3                          | Bit 2        | Bit 1 | Bit 0 |
|------------|----------|-------|-------|-------|--------------|-----------|--------------------------------|--------------|-------|-------|
| 40h to 4Fh | User RAM | R/WP  |       | 10    | 6 Bytes of L | Jser RAM. | <ul> <li>Default va</li> </ul> | alues are 00 | )h    |       |

# 3.20. CONFIGURATION EEPROM WITH RAM MIRROR REGISTERS

All **Configuration EEPROM** registers at addresses C0h to CAh are memorized in the EEPROM and mirrored in the RAM. Functions become active as soon as the RAM mirror bytes are written. See also USE OF THE CONFIGURATION REGISTERS.

#### 3.20.1. EEPROM PMU REGISTER

### C0h – EEPROM Power Management Unit (PMU)

This register is used to control the switchover function, the trickle charger with charge pump and it holds the NCLKE bit (see PROGRAMMABLE CLOCK OUTPUT).

After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the EEPROM PMU register value is copied from the EEPROM to the corresponding RAM mirror. The default value preset on delivery is 00h. Read: Always readable. Write: Can be write-protected by password.

| Address                         | Function              | Conv.                                                                                                                                                                                                                                                                  | Bit 7                                                                                                                                                                                                                                                                          | Bit 6                                           | Bit 5                                                                            | Bit 4                                                                                  | Bit 3                                                                                        | Bit 2                                                                            | Bit 1                                             | Bit 0                            |
|---------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------|
| Coh                             | EEPROM PMU            | R/WP                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                              | NCLKE                                           | BS                                                                               | SM                                                                                     | тс                                                                                           | CR                                                                               | TC                                                | CM                               |
| CUN                             | Default value on del  | ivery                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                              | 0                                               | 0                                                                                | 0                                                                                      | 0                                                                                            | 0                                                                                | 0                                                 | 0                                |
| Bit                             | Symbol                |                                                                                                                                                                                                                                                                        | Value                                                                                                                                                                                                                                                                          |                                                 |                                                                                  |                                                                                        | Descriptio                                                                                   | n                                                                                |                                                   |                                  |
| 7                               | -                     |                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                              | Bit not im                                      | plemented.                                                                       | Will return                                                                            | a 0 when re                                                                                  | ead.                                                                             |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                | Not CLKOL                                       | IT Enable b<br>(syr                                                              | it (see PRC                                                                            | OGRAMMAI<br>enable/disa                                                                      | BLE CLOCI<br>Ible)                                                               | K OUTPUT)                                         | )                                |
| 6                               | NCLKE                 |                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                              | CLKOUT                                          | is directly e                                                                    | enabled. – I                                                                           | Default valu                                                                                 | e on delive                                                                      | ry                                                |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                              | CLKOUT<br>(CLKF = )                             | pin is LOW<br>0) (see also                                                       | , if not enal<br>INTERRU                                                               | oled by the<br>PT CONTR                                                                      | interrupt dr                                                                     | iven clock o<br>OCK OUTP                          | output<br>PUT).                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | ہ<br>To reac                                                                                                                                                                                                                                                                   | (see A<br>AUTOMATIO<br>d/write from/<br>functio | B<br>AUTOMATIO<br>C BACKUP<br>IRICKLE C<br>to the EEPI<br>n by setting<br>EEPROM | ackup Swit<br>C BACKUP<br>SWITCHO<br>HARGER V<br>ROM, the u<br>the BSM fi<br>I READ/WI | chover Moc<br>SWITCHO<br>VER INTEF<br>VITH CHAF<br>ser has to o<br>eld to 00 or<br>RITE CONE | te<br>VER FUNC<br>RRUPT FUI<br>RGE PUMP<br>disable the<br>11 (see ro<br>DITIONS) | TION,<br>NCTION an<br>)<br>Backup Swi<br>utine in | d<br>itchover                    |
| 5:4                             | BSM                   |                                                                                                                                                                                                                                                                        | 00 Switchover Disabled. – Default value on delivery                                                                                                                                                                                                                            |                                                 |                                                                                  |                                                                                        |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 00         Switchover Disabled. – Default value on delivery           Enables the Direct Switching Mode (DSM).           01         Switchover when V <sub>DD</sub> < V <sub>BACKUP</sub> (PMU selects pin with the greater vol<br>(V <sub>DD</sub> or V <sub>BACKUP</sub> )). |                                                 |                                                                                  |                                                                                        |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       | $\frac{(V_{DD} \text{ or } V_{BACKUP})}{(V_{DD} \text{ or } V_{BACKUP})}$ Enables the Level Switching Mode (LSM).<br>10 Switchover when $V_{DD} < V_{TH:LSM}$ (2.0 V) AND $V_{BACKUP} > V_{TH:LSM}$ (2.0 V)<br>When $V_{DD} < V_{TH:LSM}$ (2.0 V), PMU is in DSM Mode. |                                                                                                                                                                                                                                                                                |                                                 |                                                                                  |                                                                                        |                                                                                              |                                                                                  | V).                                               |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 11                                                                                                                                                                                                                                                                             | Switchove                                       | er Disabled                                                                      | -                                                                                      |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                | (se                                             | Trickle<br>e TRICKLE                                                             | e Charger S<br>CHARGE                                                                  | Series Resis<br>R WITH CH                                                                    | stance<br>ARGE PUN                                                               | MP)                                               |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 00                                                                                                                                                                                                                                                                             | TCR 0.6                                         | kΩ – Defaul                                                                      | t value on                                                                             | delivery                                                                                     |                                                                                  |                                                   |                                  |
| 3:2                             | TCR                   |                                                                                                                                                                                                                                                                        | 01                                                                                                                                                                                                                                                                             | TCR 2 kΩ                                        | )                                                                                |                                                                                        |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 10                                                                                                                                                                                                                                                                             | TCR 7 kΩ                                        | 2                                                                                |                                                                                        |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | 11                                                                                                                                                                                                                                                                             | TCR 12 k                                        | Ω                                                                                |                                                                                        |                                                                                              |                                                                                  |                                                   |                                  |
|                                 |                       |                                                                                                                                                                                                                                                                        | Tri                                                                                                                                                                                                                                                                            | ckle Charge                                     | er Mode (se                                                                      | e TRICKLE                                                                              | CHARGE                                                                                       | R WITH CH                                                                        |                                                   | ЛР)                              |
|                                 |                       |                                                                                                                                                                                                                                                                        | 00                                                                                                                                                                                                                                                                             | Trickle Cl                                      | narger off                                                                       | - Default va                                                                           | lue on deliv                                                                                 | /ery                                                                             |                                                   |                                  |
| 1:0                             | ТСМ                   |                                                                                                                                                                                                                                                                        | 01                                                                                                                                                                                                                                                                             | TCM 1.75                                        | 5 V<br>In DSM Mo<br>In LSM Mo<br>typical valu                                    | ode (BSM =<br>ode (BSM =<br>ue of 1.75 \                                               | = 01), V <sub>DD</sub> ve<br>10), the int<br>/ is selected                                   | oltage is se<br>ternal regula<br>d (CeraCha                                      | lected.<br>ated voltage<br>rge™ mode              | e with the<br>e). <sup>(1)</sup> |
|                                 |                       |                                                                                                                                                                                                                                                                        | 10                                                                                                                                                                                                                                                                             | TCM 3 V                                         | In LSM Mo                                                                        | ode (BSM =<br>value of 2.9                                                             | 10), the int<br>95 V is sele                                                                 | ternal charg<br>cted. <sup>(1)</sup>                                             | je pump vol                                       | tage with                        |
| <sup>(1)</sup> In LSM Mode (BSI | M = 10) the TCM volta | ane levels                                                                                                                                                                                                                                                             | 11                                                                                                                                                                                                                                                                             | TCM 4.4                                         | V<br>In LSM Mo<br>the typical                                                    | ode (BSM =<br>value of 4.3                                                             | 10), the int<br>35 V is sele                                                                 | ternal charg<br>cted. <sup>(1)</sup>                                             | ge pump vol                                       | tage with                        |

#### 3.20.2. EEPROM OFFSET REGISTER

### C1h – EEPROM Offset

This register holds the OFFSET value for aging correction of the frequency and the PORIE and VLIE bits to enable interrupt output.

After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the EEPROM Offset register value is copied from the EEPROM to the corresponding RAM mirror. The default value preset on delivery is 00h. Read: Always readable. Write: Can be write-protected by password.

| Address                                                                          | Function                                                                | Conv.                | Bit 7                                                                    | Bit 6                                                                                                                                                                     | Bit 5                                                                    | Bit 4                                                              | Bit 3                                                   | Bit 2                                                       | Bit 1                                                      | Bit 0                                 |  |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------|---------------------------------------|--|
| C1h                                                                              | EEPROM Offset                                                           | R/WP                 | PORIE                                                                    | VLIE                                                                                                                                                                      |                                                                          |                                                                    | OFF                                                     | SET                                                         |                                                            |                                       |  |
| CIII                                                                             | Default value on de                                                     | livery               | 0                                                                        | 0                                                                                                                                                                         | 0                                                                        | 0                                                                  | 0                                                       | 0                                                           | 0                                                          | 0                                     |  |
| Bit                                                                              | Symbol                                                                  |                      | Value                                                                    |                                                                                                                                                                           |                                                                          |                                                                    | Descriptio                                              | n                                                           |                                                            |                                       |  |
|                                                                                  |                                                                         |                      |                                                                          | (se                                                                                                                                                                       | Power<br>e POWER (                                                       | On Reset I<br>ON RESET                                             | nterrupt En                                             | able bit<br>PT FUNCTI                                       | ON)                                                        |                                       |  |
| 7                                                                                | PORIE                                                                   |                      | 0                                                                        | No interro                                                                                                                                                                | upt signal is<br>nal is cance                                            | generated                                                          | on INT pin<br><sup>•</sup> pin. – Defa                  | when a Po<br>ault value o                                   | wer On Res<br>n delivery                                   | et occurs                             |  |
|                                                                                  |                                                                         |                      | 1                                                                        | An interrupt signal is generated on INT pin when a Power On Reset<br>occurs. This setting is retained until the PORF flag is cleared to 0 (no<br>automatic cancellation). |                                                                          |                                                                    |                                                         |                                                             |                                                            |                                       |  |
|                                                                                  |                                                                         |                      | Voltage Low Interrupt Enable bit<br>(see VOLTAGE LOW INTERRUPT FUNCTION) |                                                                                                                                                                           |                                                                          |                                                                    |                                                         |                                                             |                                                            |                                       |  |
| 6                                                                                | VLIE                                                                    |                      | 0                                                                        | No interro<br>occurs or                                                                                                                                                   | upt signal is<br>the signal                                              | generated                                                          | on INT pin<br>I on INT pin                              | when a Vo<br>. – Default                                    | Itage Low e<br>value on de                                 | vent<br>livery                        |  |
|                                                                                  |                                                                         |                      | 1                                                                        | An interru<br>occurs. T<br>automatio                                                                                                                                      | upt signal is<br>his setting i<br>c cancellatio                          | generated<br>is retained u<br>on).                                 | on INT pin<br>until the VLI                             | when a Vo<br>F flag is cle                                  | Itage Low e<br>ared to 0 (n                                | vent<br>o                             |  |
| 5:0                                                                              | OFFSET                                                                  |                      | -32 to<br>+31                                                            | The amo<br>number v<br>range is i<br>to 1/(327<br>AGING C                                                                                                                 | unt of the e<br>vith a range<br>roughly ±7.4<br>68*128) = 0<br>CORRECTIO | ffective freq<br>of -32 to +<br>4 ppm). The<br>0.2384 ppm.<br>ON). | uency offse<br>31 adjustme<br>correction<br>– Default v | et. This is a<br>ent steps (r<br>value of or<br>/alue on de | two's comp<br>naximum co<br>he LSB corre<br>livery is 0 (s | lement<br>prrection<br>esponds<br>see |  |
| OFFSET                                                                           | Unsigned                                                                | decimal              |                                                                          | S<br>(tw                                                                                                                                                                  | igned deci<br>o's comple                                                 | imal<br>ement)                                                     |                                                         | Offset va                                                   | alue in ppn                                                | ו(*)                                  |  |
| 011111                                                                           | 31                                                                      |                      |                                                                          |                                                                                                                                                                           | 31                                                                       |                                                                    |                                                         |                                                             | 7.391                                                      |                                       |  |
| 011110                                                                           | 30                                                                      |                      |                                                                          |                                                                                                                                                                           | 30                                                                       |                                                                    |                                                         |                                                             | 7153                                                       |                                       |  |
| :                                                                                | :                                                                       |                      |                                                                          |                                                                                                                                                                           | :                                                                        |                                                                    |                                                         |                                                             | :                                                          |                                       |  |
| 000001                                                                           | 1                                                                       |                      |                                                                          |                                                                                                                                                                           | 1                                                                        |                                                                    |                                                         |                                                             | 0.238                                                      |                                       |  |
| 000000 (default)                                                                 | 0                                                                       |                      |                                                                          |                                                                                                                                                                           | 0                                                                        |                                                                    |                                                         |                                                             | 0.000                                                      |                                       |  |
| 111111                                                                           | 63                                                                      |                      |                                                                          |                                                                                                                                                                           | -1                                                                       |                                                                    |                                                         |                                                             | 0.238                                                      |                                       |  |
| 111110                                                                           | 62                                                                      |                      |                                                                          |                                                                                                                                                                           | -2                                                                       |                                                                    |                                                         | -                                                           | 0.477                                                      |                                       |  |
| :                                                                                | :                                                                       |                      |                                                                          |                                                                                                                                                                           | :                                                                        |                                                                    |                                                         |                                                             | :                                                          |                                       |  |
| 100001                                                                           | 33                                                                      |                      |                                                                          |                                                                                                                                                                           | -31                                                                      |                                                                    |                                                         | -                                                           | 7.391                                                      |                                       |  |
| 100000                                                                           | 32                                                                      |                      |                                                                          |                                                                                                                                                                           | -32                                                                      |                                                                    |                                                         | -                                                           | 7.629                                                      |                                       |  |
| 111110<br>:<br>100001<br>100000<br>(*) Calculated with 5 of<br>The frequency dev | 62<br>62<br>33<br>32<br>Jecimal places (1/(327<br>jation measured on th | 68 × 128)<br>e CLKOU | = 0.23842<br>T pin can b                                                 | -2         -0.477           :         :           -31         -7.391           -32         -7.629                                                                         |                                                                          |                                                                    |                                                         |                                                             |                                                            |                                       |  |

EEPROM Offset register (see AGING CORRECTION).

### 3.20.3. EEPROM CLKOUT REGISTERS

The registers EEPROM Clkout 1 and EEPROM Clkout 2 hold the values HFD [12:0], OS and FD that define the frequency to be output. After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the EEPROM Clkout 1 and EEPROM Clkout 2 values are copied from the EEPROM to the corresponding RAM mirror.

The programmable square wave output is available at CLKOUT pin. Operation can be activated directly by setting NCLKE bit to 0 (EEPROM C0h) or by an interrupt function (CLKF = 1) (see PROGRAMMABLE CLOCK OUTPUT).

#### C2h – EEPROM Clkout 1

This register holds the lower 8 bits of the HFD value. The default value preset on delivery is 00h (8192 Hz). Read: Always readable. Write: Can be write-protected by password.

| Address | Function             | Conv. | Bit 7                                                                                       | Bit 6 | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
|---------|----------------------|-------|---------------------------------------------------------------------------------------------|-------|-------|-------|------------|-------|-------|-------|
| C2h     | EEPROM<br>Clkout 1   | R/WP  |                                                                                             |       |       | HFD   | D [7:0]    |       |       |       |
|         | Default value on del | ivery | 0                                                                                           | 0     | 0     | 0     | 0          | 0     | 0     | 0     |
| Bit     | Symbol               |       | Value                                                                                       |       |       |       | Descriptio | 'n    |       |       |
| 7:0     | HFD [7:0]            |       | 00h to CLKOUT Frequency Selection in HF mode (lower 8 bits).<br>FFh See table on next page. |       |       |       |            |       |       |       |

#### C3h – EEPROM Clkout 2

This register holds the Oscillator Selection bit, the FD value and the upper 5 bits of the HFD value. The default value preset on delivery is 00h (XTAL selected, 32.768 kHz).

Read: Always readable. Write: Can be write-protected by password.

| Address                                            | Function                         | Conv.      | Bit 7                | Bit 6               | Bit 5                                                 | Bit 4                                                    | Bit 3                                                                                                                                     | Bit 2        | Bit 1      | Bit 0 |  |  |
|----------------------------------------------------|----------------------------------|------------|----------------------|---------------------|-------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-------|--|--|
| C3h                                                | EEPROM<br>Clkout 2               | R/WP       | OS                   | F                   | D                                                     |                                                          |                                                                                                                                           | HFD [12:8]   |            |       |  |  |
|                                                    | Default value on del             | ivery      | 0                    | 0                   | 0                                                     | 0                                                        | 0                                                                                                                                         | 0            | 0          | 0     |  |  |
| Bit                                                | Symbol                           |            | Value                |                     |                                                       | I                                                        | Descriptio                                                                                                                                | n            |            |       |  |  |
|                                                    |                                  |            |                      | Osc                 | Oscillator Selection (synchronized oscillator change) |                                                          |                                                                                                                                           |              |            |       |  |  |
| 7                                                  | OS                               |            | 0                    | XTAL mo             | de is selec                                           | selected. – Default value on delivery                    |                                                                                                                                           |              |            |       |  |  |
|                                                    |                                  |            | 1                    | HF mode             | is selected                                           | l.                                                       | (synchronized oscillator change)<br>Default value on delivery<br>ction in XTAL mode. See table below.<br>ction in HF mode (upper 5 bits). |              |            |       |  |  |
| 6:5                                                | FD                               |            | 00 to 11             | CLKOUT              | Frequency                                             | ected.<br>uency Selection in XTAL mode. See table below. |                                                                                                                                           |              |            |       |  |  |
| 4:0                                                | HFD [12:8]                       |            | 00000<br>to<br>11111 | CLKOUT<br>See table | Frequency<br>on next pa                               | Selection i<br>age.                                      | n HF mode                                                                                                                                 | (upper 5 bi  | ts).       |       |  |  |
| FD value                                           | CLKOUT Frequ                     | iency Se   | lection in )         | (TAL mode           | •                                                     |                                                          | s                                                                                                                                         | TOP bit      |            |       |  |  |
| 00                                                 | 32.768 kHz – Defau               | t value or | n delivery           |                     | No                                                    | effect                                                   |                                                                                                                                           |              |            |       |  |  |
| 01                                                 | 1024 Hz <sup>(1) (2)</sup>       |            |                      |                     | 14.0                                                  |                                                          | 4 11-2 -1-21                                                                                                                              |              |            |       |  |  |
| 10                                                 | 64 Hz <sup>(1) (2)</sup>         |            |                      |                     | IT S                                                  |                                                          |                                                                                                                                           | output is st | oppea. CLr | 001   |  |  |
| 11                                                 | 1 Hz <sup>(1) (2)</sup>          |            |                      |                     | rer                                                   | remains HIGH or LOW. (3)                                 |                                                                                                                                           |              |            |       |  |  |
| <sup>(1)</sup> 1024 Hz to 1 Hz cl<br>AGING CORRECT | ock pulses can be affe<br>TION). | ected by c | ompensatio           | on pulses (s        | ee TEMPE                                              | RATURE C                                                 | OMPENSA                                                                                                                                   | TION and     |            |       |  |  |

(2) Current period duration of 1024 Hz to 1 Hz clock pulses are affected when writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin.

<sup>(3)</sup> 1024 Hz, 64 Hz and 1 Hz are synchronously turned on and off by the STOP bit.

## TS-3032-C7

#### HFD (13 bits), 8.192 kHz to 67.109 MHz in 8.192 kHz steps:

| HFD [12:0] value | HFD in decimal | HFD + 1 | CLKOUT Frequency<br>Selection in HF mode<br>= (HFD + 1) × 8.192 kHz | STOP bit           |
|------------------|----------------|---------|---------------------------------------------------------------------|--------------------|
| 0000000000000    | 0              | 1       | 8.192 kHz<br>– Default value on delivery                            |                    |
| 000000000001     | 1              | 2       | 16.384 kHz                                                          |                    |
| 000000000010     | 2              | 3       | 24.576 kHz                                                          |                    |
| :                | :              |         | :                                                                   | No effect. (1) (2) |
| 1100011001011    | 6347           | 6348    | 52.002816 MHz                                                       |                    |
| :                | :              |         | :                                                                   |                    |
| 1111111111110    | 8190           | 8191    | 67.100672 MHz                                                       |                    |
| 1111111111111    | 8191           | 8192    | 67.108864 MHz                                                       |                    |

<sup>(1)</sup> Clock pulses from HF mode are not affected by compensation pulses (no TEMPERATURE COMPENSATION and no AGING CORRECTION).

(2) Current period duration of clock pulses in HF mode are not affected when writing to the Seconds register nor when the ESYN bit is 1 in case of an External Event detection on EVI pin.

### 3.20.4. EEPROM TEMPERATURE REFERENCE REGISTERS

The registers EEPROM TReference 0 and EEPROM TReference 1 hold the 16-bit Temperature Reference value TREF in two's complement format that is used to calibrate the readable Temperature Value TEMP in registers 0Eh and 0Fh. TREF defines the calibration steps that can be calculated. Each step introduces a deviation of 0.0078125°C. The preconfigured (Factory Calibrated) TREF value may be changed by the user (see TEMPERATURE REFERENCE ADJUSTMENT).

#### C4h – EEPROM TReference 0

This register holds the lower 8 bits of the 16-bit TREF value. The preconfigured (Factory Calibrated) TREF value may be changed by the user. After a Power up and the first refreshment time t<sub>PREFR</sub> = ~66 ms, the EEPROM TReference 0 value is copied from the EEPROM to the corresponding RAM mirror.

Read: Always readable. Write: Can be write-protected by password.

| Address | Function               | Conv. | Bit 7         | Bit 6                                         | Bit 5 | Bit 4        | Bit 3       | Bit 2   | Bit 1 | Bit 0 |  |
|---------|------------------------|-------|---------------|-----------------------------------------------|-------|--------------|-------------|---------|-------|-------|--|
| C4h     | EEPROM<br>TReference 0 | R/WP  | TREF [7:0]    |                                               |       |              |             |         |       |       |  |
|         | Default value on del   | ivery |               |                                               | Preco | onfigured (F | actory Cali | brated) |       |       |  |
| Bit     | Symbol                 |       | Value         |                                               |       |              | Descriptio  | n       |       |       |  |
| 7:0     | TREF [7:0]             |       | 00h to<br>FFh | )0h to<br>FFh Lower 8 bits of the TREF value. |       |              |             |         |       |       |  |

#### C5h – EEPROM TReference 1

This register holds the upper 8 bits of the 16-bit TREF value. The preconfigured (Factory Calibrated) TREF value may be changed by the user. After a Power up and the first refreshment time  $t_{PREFR} = -66$  ms, the EEPROM TReference 1 value is copied from the EEPROM to the corresponding RAM mirror.

Read: Always readable. Write: Can be write-protected by password.

| Address | Function               | Conv. | Bit 7         | Bit 6     | Bit 5         | Bit 4        | Bit 3       | Bit 2   | Bit 1 | Bit 0 |
|---------|------------------------|-------|---------------|-----------|---------------|--------------|-------------|---------|-------|-------|
| C5h     | EEPROM<br>TReference 1 | R/WP  | TREF [15:8]   |           |               |              |             |         |       |       |
|         | Default value on del   | ivery |               |           | Preco         | onfigured (F | actory Cali | brated) |       |       |
| Bit     | Symbol                 |       | Value         |           |               |              | Descriptio  | n       |       |       |
| 7:0     | TREF [15:8]            |       | 00h to<br>FFh | Upper 8 b | oits of the T | REF value    |             |         |       |       |

## 3.20.5. EEPROM PASSWORD REGISTERS

After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the EEPROM Password registers 0 to 3 with the 32bit EEPROM Password are copied from the EEPROM to the corresponding RAM mirror. The default values preset on delivery are 00h.

#### C6h – EEPROM Password 0

Bit 0 to 7 from 32-bit EEPROM Password. EEPW registers (\*WP) can be write-protected by password. RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked.

| Address | Function             | Conv.     | Bit 7         | Bit 6                                  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|---------|----------------------|-----------|---------------|----------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|
| C6h     | EEPROM<br>Password 0 | EPROM *WP |               | EEPW [7:0]                             |       |       |       |       |       |       |  |  |  |
|         | Default value on del |           | 0             | 0                                      | 0     | 0     | 0     | 0     | 0     | 0     |  |  |  |
| Bit     | Symbol               | Symbol    |               | Description                            |       |       |       |       |       |       |  |  |  |
| 7:0     | EEPW [7:0]           |           | 00h to<br>FFh | Bit 0 to 7 from 32-bit EEPROM Password |       |       |       |       |       |       |  |  |  |

### C7h – EEPROM Password 1

Bit 8 to 15 from 32-bit EEPROM Password.

EEPW registers (\*WP) can be write-protected by password.

RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked.

| Address | Function             | Conv. | Bit 7                                                 | Bit 6 | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|---------|----------------------|-------|-------------------------------------------------------|-------|-------|-------|-------------|-------|-------|-------|
| C7h     | EEPROM<br>Password 1 | *WP   |                                                       |       |       | EEPW  | [15:8]      |       |       |       |
|         | Default value on del | ivery | 0                                                     | 0     | 0     | 0     | 0           | 0     | 0     | 0     |
| Bit     | Symbol               |       | Value                                                 |       |       | [     | Description | า     |       |       |
| 7:0     | EEPW [15:8]          |       | 00h to<br>FFh Bit 8 to 15 from 32-bit EEPROM Password |       |       |       |             |       |       |       |

#### C8h – EEPROM Password 2

Bit 16 to 23 from 32-bit EEPROM Password.

EEPW registers (\*WP) can be write-protected by password.

RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked.

| Address | Function             | Conv.                  | Bit 7 | Bit 6                                    | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
|---------|----------------------|------------------------|-------|------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|
| C8h     | EEPROM<br>Password 2 | EPROM<br>assword 2 *WP |       | EEPW [23:16]                             |       |       |       |       |       |       |  |  |
|         | Default value on de  |                        | 0     | 0                                        | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
| Bit     | Symbol               | Symbol                 |       | Description                              |       |       |       |       |       |       |  |  |
| 7:0     | EEPW [23:16]         | EEPW [23:16]           |       | Bit 16 to 23 from 32-bit EEPROM Password |       |       |       |       |       |       |  |  |

#### C9h – EEPROM Password 3

Bit 24 to 31 from 32-bit EEPROM Password.

EEPW registers (\*WP) can be write-protected by password.

RAM mirror is Write only. Returns 0 when read. EEPROM can be READ when unlocked.

| Address | Function             | Conv.         | Bit 7       | Bit 6        | Bit 5     | Bit 4      | Bit 3       | Bit 2 | Bit 1 | Bit 0 |  |  |  |
|---------|----------------------|---------------|-------------|--------------|-----------|------------|-------------|-------|-------|-------|--|--|--|
| C9h     | EEPROM<br>Password 3 | *WP           |             | EEPW [31:24] |           |            |             |       |       |       |  |  |  |
|         | Default value on de  |               | 0           | 0            | 0         | 0          | 0           | 0     | 0     | 0     |  |  |  |
| Bit     | Symbol               |               | Value       |              |           | [          | Description | า     |       |       |  |  |  |
| 7:0     | EEPW [31:24]         | 00h to<br>FFh | Bit 24 to 3 | 31 from 32-  | bit EEPRO | M Password | d           |       |       |       |  |  |  |

## 3.20.6. EEPROM PASSWORD ENABLE REGISTER

After a Power up and the first refreshment time  $t_{PREFR} = ~66$  ms, the Password Enable value EEPWE is copied from the EEPROM to the corresponding RAM mirror. The default value preset on delivery is 00h.

#### **CAh – EEPROM Password Enable**

RAM mirror is Write only. Returns 0 when read.

| Address | Function                  | Conv. | Bit 7             | Bit 6                              | Bit 5                                          | Bit 4                                 | Bit 3             | Bit 2            | Bit 1         | Bit 0  |
|---------|---------------------------|-------|-------------------|------------------------------------|------------------------------------------------|---------------------------------------|-------------------|------------------|---------------|--------|
| CAh     | EEPROM<br>Password Enable | WP    |                   |                                    |                                                | EEF                                   | PWE               |                  |               |        |
|         | Default value on del      | ivery | 0                 | 0                                  | 0                                              | 0                                     | 0                 | 0                | 0             | 0      |
|         |                           |       | Value             |                                    |                                                |                                       |                   |                  |               |        |
| Bit     | Symbol                    |       | Value Description |                                    |                                                |                                       |                   |                  |               |        |
|         |                           |       |                   |                                    | EE                                             | PROM Pas                              | sword Ena         | ble              |               |        |
| 7:0     | EEPWE                     |       | 0 to 254          | Password<br>When wri<br>– 00h is t | l function di<br>ting a value<br>the default v | sabled.<br>not equal :<br>value prese | 255, the pa       | ssword fund<br>y | ction is disa | bled.  |
|         |                           |       | 255               | Password<br>When wri<br>used to e  | I function er<br>ting a value<br>nter the 32-  | nabled.<br>of 255, the<br>bit Passwo  | e Password<br>rd. | registers (3     | 39h to 3Ch)   | can be |

## 3.21.USER EEPROM

## CBh to EAh – User EEPROM

32 Bytes of User EEPROM for general purpose storage are provided. Read: Always readable. Write: Can be write-protected by password.

| Address    | Function    | Conv. | Bit 7 | Bit 6       | Bit 5        | Bit 4     | Bit 3        | Bit 2       | Bit 1        | Bit 0 |
|------------|-------------|-------|-------|-------------|--------------|-----------|--------------|-------------|--------------|-------|
| CBh to EAh | User EEPROM | R/WP  | 32 B  | ytes of non | -volatile Us | er EEPRON | И. – Default | t values on | delivery are | e 00h |

# 3.22. REGISTER RESET VALUES SUMMARY

# Reset values; RAM, Address 00h to 25h:

| Address                | Function                  | Conv. | Bit 7 | Bit 6           | Bit 5 | Bit 4             | Bit 3 | Bit 2             | Bit 1 | Bit 0 |
|------------------------|---------------------------|-------|-------|-----------------|-------|-------------------|-------|-------------------|-------|-------|
| 00h                    | 100 <sup>th</sup> Seconds | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 01h                    | Seconds                   | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 02h                    | Minutes                   | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 03h                    | Hours                     | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 04h                    | Weekday                   | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 05h                    | Date                      | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 1     |
| 06h                    | Month                     | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 1     |
| 07h                    | Year                      | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 08h                    | Minutes Alarm             | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 09h                    | Hours Alarm               | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 0Ah                    | Date Alarm                | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 0Bh                    | Timer Value 0             | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 0Ch                    | Timer Value 1             | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 0Dh                    | Status                    | R/WP  | 0     | 0               | 0     | 0                 | 0     | Х                 | 1     | 0     |
| 0Eh                    | Temperature LSBs          | R/WP  |       | 0h <del>-</del> | → Xh  |                   | 0     | $1 \rightarrow 0$ | 0     | 0     |
| 0Fh                    | Temperature MSBs          | R     |       |                 |       | 00h <del>-)</del> | → XXh |                   |       |       |
| 10h                    | Control 1                 | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 11h                    | Control 2                 | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 12h                    | Control 3                 | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 13h                    | Time Stamp Contr.         | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 14h                    | Clock Int. Mask           | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 15h                    | EVI Control               | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 16h                    | TLow Threshold            | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 17h                    | THigh Threshold           | R/WP  | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 18h                    | TS TLow Count             | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 19h                    | TS TLow Seconds           | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Ah                    | TS TLow Minutes           | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Bh                    | TS TLow Hours             | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Ch                    | TS TLow Date              | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Dh                    | TS TLow Month             | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Eh                    | TS TLow Year              | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 1Fh                    | TS THigh Count            | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 20h                    | TS THigh<br>Seconds       | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 21h                    | TS THigh Minutes          | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 22h                    | TS THigh Hours            | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 23h                    | TS THigh Date             | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 24h                    | TS THigh Month            | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| 25h                    | TS THigh Year             | R     | 0     | 0               | 0     | 0                 | 0     | 0                 | 0     | 0     |
| X = not defined, or de | fined under conditions    | 6.    |       |                 |       |                   |       |                   |       |       |

# TS-3032-C7

| Address               | Function                       | Conv. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-----------------------|--------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 26h                   | TS EVI Count                   | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Х     |
| 27h                   | TS EVI 100 <sup>th</sup> Secs. | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 28h                   | TS EVI Seconds                 | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 29h                   | TS EVI Minutes                 | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 2Ah                   | TS EVI Hours                   | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 2Bh                   | TS EVI Date                    | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Х     |
| 2Ch                   | TS EVI Month                   | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Х     |
| 2Dh                   | TS EVI Year                    | R     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 2Eh to 38h            | RESERVED                       | Prot. |       |       |       | 00    | Dh    |       |       |       |
| 39h                   | Password 0                     | W     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Ah                   | Password 1                     | W     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Bh                   | Password 2                     | W     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Ch                   | Password 3                     | W     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Dh                   | EE Address                     | R/WP  | 1     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Eh                   | EE Data                        | R/WP  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 3Fh                   | EE Command                     | WP    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 40h to 4Fh            | User RAM<br>(16 Bytes)         | R/WP  |       |       |       | 00    | )h    |       |       |       |
| 50h to BFh            | RESERVED                       | Prot. |       |       |       | 00    | Dh    |       |       |       |
| CBh to FFh            | RESERVED                       | Prot. |       |       |       | 00    | )h    |       |       |       |
| X = not defined, or d | efined under conditions        | 6.    |       |       |       |       |       |       |       |       |

# Reset values; RAM, Address 26h to FFh:

March 2023

## TS-3032-C7

| Address | Function               | Conv. | Bit 7                              | Bit 6 | Bit 5 | Bit 4         | Bit 3        | Bit 2   | Bit 1 | Bit 0 |
|---------|------------------------|-------|------------------------------------|-------|-------|---------------|--------------|---------|-------|-------|
| C0h     | EEPROM PMU             | R/WP  | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C1h     | EEPROM Offset          | R/WP  | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C2h     | EEPROM<br>Clkout 1     | R/WP  | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C3h     | EEPROM<br>Clkout 2     | R/WP  | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C4h     | EEPROM<br>TReference 0 | R/WP  |                                    |       | Preco | onfigured (Fa | actory Calib | orated) |       |       |
| C5h     | EEPROM<br>TReference 1 | R/WP  | Preconfigured (Factory Calibrated) |       |       |               |              |         |       |       |
| C6h     | EEPROM<br>Password 0   | *WP   | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C7h     | EEPROM<br>Password 1   | *WP   | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C8h     | EEPROM<br>Password 2   | *WP   | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| C9h     | EEPROM<br>Password 3   | *WP   | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |
| CAh     | EEPROM PW<br>Enable    | WP    | 0                                  | 0     | 0     | 0             | 0            | 0       | 0     | 0     |

## Default values on delivery; Configuration EEPROM with RAM mirror, Address C0h to CAh:

# Default values on delivery; User EEPROM, Address CBh to EAh:

| Address    | Function                  | Conv. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|------------|---------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| CBh to EAh | User EEPROM<br>(32 Bytes) | R/WP  |       |       |       | 00    | )h    |       |       |       |

TS-3032-C7 reset values after power on (RAM) and default values on delivery (EEPROM) sorted by functions:

#### RAM, reset values:

| Time (hh:mm:ss.00)          | = | 00:00:00.00                | (100 <sup>th</sup> Seconds = read only)                           |
|-----------------------------|---|----------------------------|-------------------------------------------------------------------|
| Dale (TT-MM-DD)             | = | 00-01-01                   |                                                                   |
|                             | = | 0                          | (rood only)                                                       |
| TS TLOW COUIII              | _ | 0                          | (read only)                                                       |
|                             | = | 00.00.00                   | (read only)                                                       |
| TS TLOW Date (YY-MIN-DD)    | = | 00-00-00                   | (read only)                                                       |
| IS THigh Count              | = | 0                          | (read only)                                                       |
| TS THigh Time (nn:mm:ss)    | = | 00:00:00                   | (read only)                                                       |
| TS THigh Date (YY-MM-DD)    | = | 00-00-00                   | (read only)                                                       |
| TS EVI Count                | = | X                          | (read only)                                                       |
|                             |   | (if $X = 1$ , LOW          | level was detected. Else $X = 0$ )                                |
| TS EVI Time (hh:mm:ss.00)   | = | 00:00:00.00                | (read only)                                                       |
| TS EVI Date (YY-MM-DD)      | = | 00-XX-XX                   | (read only)                                                       |
|                             |   | (if XX-XX = 01)            | -01, LOW level was detected. Else XX-XX = 00-00)                  |
| Alarm function              | = | disabled, beca             | use AE_D = 0 = enabled and                                        |
|                             |   | Date Alarm va              | lue = 00h = not valid                                             |
| Timer function              | = | disabled, Time             | r Clock Frequency = 4096 Hz                                       |
| Update function             | = | disabled, seco             | nd update is selected                                             |
| Temperature value TEMP      | = | $000h \rightarrow XXXh$    | (read only)                                                       |
| Temperature Low function    | = | disabled, TLov             | v Threshold = 0°C                                                 |
| Temperature High function   | = | disabled, THig             | h Threshold = 0°C                                                 |
| External Event function     | = | always enable              | d, falling edge is regarded as External Event on pin EVI          |
| Time Stamp Temp. Low        | = | disabled, first e          | event is selected                                                 |
| Time Stamp Temp. High       | = | disabled, first e          | event is selected                                                 |
| Time Stamp Ext. Event       | = | always enable              | d, first event is selected                                        |
| Backup Switchover Interrupt | = | disabled                   | (for enabling, see EEPROM)                                        |
| Interrupts                  | = | disabled (RAM              | enabled interrupts), see also Configuration EEPROM                |
| EEPROM Memory Refresh       | = | enabled                    |                                                                   |
| EEbusy status bit           | = | $1 \rightarrow 0$ (1 for t | he time $t_{PREFR} = -66$ ms, then it cleared to 0 automatically) |
|                             |   | (read only)                |                                                                   |
| STOP bit function           | = | disabled (pr               | escaler not stopped)                                              |
| ESYN bit function           | = | disabled (no               | time synchronization by External Event)                           |
| THF Flag                    | = | 0 <sup>`</sup>             | , , , , , , , , , , , , , , , , , , ,                             |
| TLF Flag                    | = | 0                          |                                                                   |
| UF Flag                     | = | 0                          |                                                                   |
| TF Flag                     | = | 0                          |                                                                   |
| AF Flag                     | = | 0                          |                                                                   |
| EVE Flag                    | = | $X \qquad (X = 1)$         | when LOW level was detected on EVI pin else $X = 0$               |
| PORF Flag                   | = | 1 (can be                  | e cleared by writing 0 to the bit)                                |
| VI F Flag                   | = | 0                          |                                                                   |
| FFF Flag                    | = | 0                          |                                                                   |
| CLKE Flag                   | _ | 0<br>0                     |                                                                   |
| BSF Flag                    | _ | 0                          |                                                                   |
| Interrupt Controlled Clock  | _ | disabled no in             | terrupt source selected. CLKOLIT delay disabled                   |
|                             | _ | delay time track           | $c_{\rm H} = 1.4$ ms selected, no interrunt delay                 |
| Password PW                 | _ |                            | (write only)                                                      |
| FE Address                  | _ | C0h                        | (points to FEPROM PMLI)                                           |
| FF Data                     | _ | 00h                        |                                                                   |
| EE Command                  | _ | 00h                        | (write only)                                                      |
|                             | _ | 00h                        | (16 Bytes)                                                        |
|                             | - | 0011                       |                                                                   |

## Configuration EEPROM with RAM mirror, default values on delivery:

|                            |   | ,                                                    |        |
|----------------------------|---|------------------------------------------------------|--------|
| Backup Switchover function | = | disabled (for Interrupt, see RAM)                    |        |
| Power On Reset Interrupt   | = | disabled                                             |        |
| Voltage Low Interrupt      | = | disabled                                             |        |
| Interrupts                 | = | disabled (EEPROM enabled interrupts), see also RAM   |        |
| Trickle Charger Mode       | = | disabled, TCR 0.6 kΩ is selected                     |        |
| OFFSET value               | = | 0 (6 bits)                                           |        |
| CLKOUT                     | = | enabled, XTAL mode selected, F = 32.768 kHz          |        |
| TREF value                 | = | Preconfigured Value (16 bits) (may be changed by the | user)  |
| EEPROM Password EEPW       | = | 0000000h (write only) (EEPROM readable when unlo     | ocked) |
| EEPROM Password Enable     | = | disabled (write only)                                |        |
|                            |   |                                                      |        |

## User EEPROM, default values on delivery:

| User EEPROM (32 Bytes) = | 00h |
|--------------------------|-----|
|--------------------------|-----|

# 4. DETAILED FUNCTIONAL DESCRIPTION

# 4.1. POWER ON RESET (POR)

The power on reset (POR) is generated at start-up (see POWER ON RESET INTERRUPT FUNCTION). All RAM registers including the Counter Registers are initialized to their reset values and the Configuration EEPROM registers with the RAM mirror registers are set to their preset default values. At power up a refresh of the RAM mirror values by the values in the Configuration EEPROM is automatically generated. The time of this first refreshment is  $t_{PREFR} = ~66 \text{ ms}$  (see REGISTER RESET VALUES SUMMARY).

The Power On Reset Flag PORF set to 1 indicates that a  $V_{DD}$  startup from below the  $V_{POR}$  falling edge threshold (TYP 0.95 V) occurred in the VDD Power state, thereby generating a device POR. A PORF value of 1 indicates that the time information is corrupted. The value 1 is retained until a 0 is written by the user.

When PORIE bit (EEPROM C1h) is set and the PORF flag was cleared beforehand, an interrupt signal on INT pin can be generated when a Power On Reset occurs (see POWER ON RESET INTERRUPT FUNCTION)

Hint: Resetting the PORF flag is actually not required to get a POR interrupt on  $\overline{INT}$  pin as the flag is automatically reset when V<sub>DD</sub> falls below V<sub>POR</sub> (TYP 0.95 V) and is set again when V<sub>DD</sub> crosses the V<sub>POR</sub> rising edge threshold (TYP 1.0 V) at startup. A POR interrupt is carried out in any case.

# 4.2. AUTOMATIC BACKUP SWITCHOVER FUNCTION

### Basic Hardware Definitions:

- The TS-3032-C7 has two power supply pins.
  - V<sub>DD</sub> is the main power supply input pin.
  - VBACKUP is the backup power supply input pin.
- VTH:LSM (typical 2.0 V) is the backup switchover threshold voltage in Level Switching Mode.
- A debounce logic provides a debounce time t<sub>DEB</sub> which will filter V<sub>DD</sub> oscillation when switchover function will switch back from V<sub>BACKUP</sub> to V<sub>DD</sub>. I<sup>2</sup>C access is again possible in VDD Power state (and if V<sub>DD</sub> ≥ 1.4 V) after the debounce time t<sub>DEB</sub>.
  - $\circ$  t<sub>DEB</sub> MAX = 1 ms, when internal voltage was always above V<sub>LOW</sub> (typical 1.2 V). VLF = 0.
  - $t_{\text{DEB}}$  MAX = 1000 ms, when internal voltage was between V<sub>LOW</sub> (typical 1.2 V) and V<sub>POR</sub> (maximum 1.05 V). VLF = 1. See also BACKUP AND RECOVERY AC ELECTRICAL CHARACTERISTICS.

### Backup Switchover Modes:

The TS-3032-C7 has three Backup Switchover Modes. The desired mode can be selected by the BSM field in the Configuration EEPROM, see EEPROM PMU REGISTER:

- BSM = 00 Switchover disabled (default value on delivery), see SWITCHOVER DISABLED.
- BSM = 01 Direct Switching Mode (DSM), see DIRECT SWITCHING MODE (DSM).
- If V<sub>DD</sub> < V<sub>BACKUP</sub>, switchover occurs from V<sub>DD</sub> to V<sub>BACKUP</sub>.
- BSM = 10 Level Switching Mode (LSM), see LEVEL SWITCHING MODE (LSM).
  - If VBACKUP > VTH:LSM (typical 2.0 V) AND VDD < VTH:LSM (typical 2.0 V), switchover occurs from VDD to VBACKUP.</li>
  - If  $V_{DD} < V_{TH:LSM}$  (typical 2.0 V), the module is automatically in DSM Mode.
- BSM = 11 Switchover disabled, see SWITCHOVER DISABLED.

### **Function Overview:**

When a valid backup switchover condition occurs (Direct or Level Switching Mode) and the internal power supply switches to the  $V_{BACKUP}$  voltage (VBACKUP Power state) the following sequence applies:

- The Backup Switch Flag BSF is set, see AUTOMATIC BACKUP SWITCHOVER INTERRUPT FUNCTION.
  - If BSIE = 1 (register 12h), an interrupt will be generated on INT pin and remains as long as BSF is not cleared to 0 (can be cleared when back in VDD Power state).
  - $\circ$  If BSIE = 0, no interrupt will be generated
- The I<sup>2</sup>C-bus interface is automatically disabled (high impedance) and reset.
- CLKOUT pin is held LOW.

For the VBACKUP Power State, the following applies:

- Temperature sensing and temperature compensation remains active.
- EVI input pin remains active for interrupt generation, interrupt driven clock output (clock output when back in VDD Power state) and time stamp function.
- The interrupt output on  $\overline{INT}$  pin still works. If the interrupt is to be used, a pull-up resistor to V<sub>BACKUP</sub> is required.
- Any previously configured interrupt selected in the Clock Interrupt Mask Register (14h) can be used to enable the clock output on CLKOUT pin automatically (clock output when back in VDD Power state) (see AUTOMATIC BACKUP SWITCHOVER INTERRUPT FUNCTION).
- The Time Stamp functions still work (the Time Stamp registers can be read when back in VDD Power state).

## 4.2.1.SWITCHOVER DISABLED

The switchover function is disabled when BSM field (EEPROM C0h) is set to 00 or 11 (BSM = 00 is the default value on delivery).

- Used when only one power supply is available (device is always in VDD Power state). The power supply is applied on V<sub>DD</sub> pin and the V<sub>BACKUP</sub> pin must be tied to V<sub>SS</sub> with a 10 kΩ resistor. The Backup Switch Flag BSF is always logic 0.
- Used when V<sub>DD</sub> is turned off and V<sub>BACKUP</sub> is still present and the device must not draw any current from the backup source (I<sub>BACKUP</sub> = 0 nA). The backup source on V<sub>BACKUP</sub> pin is in standby mode until the device is powered up again from main supply V<sub>DD</sub> and a Backup Switchover Mode is selected (see also TYPICAL CHARACTERISTICS).

When the device is first powered up from the backup supply ( $V_{BACKUP}$ ) but without a main supply ( $V_{DD}$ ), switchover is also disabled and the backup source is automatically in standby mode ( $I_{BACKUP} = 0$  nA).

## 4.2.2.DIRECT SWITCHING MODE (DSM)

This mode is selected with BSM = 01 (EEPROM C0h).

- If  $V_{DD} > V_{BACKUP}$  the internal power supply is  $V_{DD}$ .
- If V<sub>DD</sub> < V<sub>BACKUP</sub> the internal power supply is V<sub>BACKUP</sub>.

Direct Switching Mode is useful in systems where the supply voltage V<sub>DD</sub> is known to be higher than V<sub>BACKUP</sub>:

- This is the case when charging a rechargeable backup source on V<sub>BACKUP</sub> (e.g. a supercapacitor) via the internal trickle charger with the charge-pump disabled. The charging voltage reached at V<sub>BACKUP</sub> is always lower than the supply voltage V<sub>DD</sub>.
- Do not use if the backup source on V<sub>BACKUP</sub> is a primary battery with a specified nominal voltage equal to or close to the supply voltage V<sub>DD</sub>. For example, new 3 V lithium coin cell batteries can have a voltage of up to 3.6 V. With V<sub>DD</sub> = 3 V or 3.3 V this can lead to unwanted switching.

See also OPERATING PARAMETERS and TYPICAL CHARACTERISTICS. Note that the circuit needs t<sub>SWA</sub> = 2 ms in the worst case to react when changing from disabled switchover to DSM.

### Backup switchover in Direct Switching Mode and Backup Switchover Interrupt enabled, BSIE = 1 (register 12h):



## 4.2.3.LEVEL SWITCHING MODE (LSM)

This mode is selected with BSM = 10 (EEPROM C0h).

- If V<sub>DD</sub> > V<sub>TH:LSM</sub> (typical 2.0 V), the internal power supply is V<sub>DD</sub>.
- If VBACKUP > VTH:LSM (typical 2.0 V) AND VDD < VTH:LSM (typical 2.0 V), the internal power supply is VBACKUP.
- If V<sub>DD</sub> < V<sub>TH:LSM</sub> (typical 2.0 V), the module is automatically in DSM Mode (see DIRECT SWITCHING MODE (DSM)).

In Level Switching Mode, the power consumption is slightly increased compared to the Direct Switching Mode (DSM) because  $V_{DD}$  is monitored and compared to the threshold voltage  $V_{TH:LSM}$  = typical 2.0 V (typical I<sub>DD:LSM</sub> = 230 nA). See also OPERATING PARAMETERS and TYPICAL CHARACTERISTICS.

Note that the circuit needs  $t_{SWA} = 10$  ms in the worst case to react when changing from disabled switchover to LSM.

### Backup switchover in Level Switching Mode and Backup Switchover Interrupt enabled, BSIE = 1 (register 12h):



# 4.3. TRICKLE CHARGER WITH CHARGE PUMP

The device supporting the  $V_{BACKUP}$  pin include a trickle charging circuit with charge pump which allows a battery or supercapacitor connected to the  $V_{BACKUP}$  pin to be charged:

- direct from the power supply connected to the V<sub>DD</sub> pin
- or by the internal regulated voltage TCM 1.75 V (for TDK's CeraCharge™)
- or by one of the internal charge pump voltages TCM 3 V or TCM 4.4 V. See figure below.

In the register EEPROM C0h the Trickle Charger with Charge Pump can be configured by the TCM field (default value on delivery is "Trickle Charger off") and by the TCR field for selecting a series current limiting resistor (default value on delivery is  $0.6 \text{ k}\Omega$ ). A schottky diode, with a typical voltage drop of 0.25 V, is inserted in the charging path. The internal charge pump voltages are useful when using a supercapacitor, as it permits to charge the capacitor to a higher voltage than V<sub>DD</sub>. No external components required.

Note that the trickle voltage levels 1.75 V, 3 V or 4.4 V are only available when LSM Mode (BSM = 10) is selected and  $V_{DD} > V_{TH:LSM}$  (maximum 2.2 V).

#### Trickle Charger with Charge Pump:



The trickle charger is disabled when TCM = 00 or when Switchover function is disabled (BSM = 00 or 11) or when the device is in VBACKUP Power state.

# 4.4. PROGRAMMABLE CLOCK OUTPUT

The Oscillator Selection bit OS (EEPROM C3h) can be used to select the XTAL mode or the HF mode. In XTAL mode (OS bit = 0) four frequencies can be output on CLKOUT pin, the frequency selection is done in the FD field (EEPROM C3h).

- 32.768 kHz; direct from Xtal oscillator, not temperature compensated and not offset compensated.
- 1024 Hz, 64 Hz, 1 Hz; divided Xtal oscillator frequencies, always temperature compensated and with aging compensation with user programmable EEPROM Offset value (EEPROM C1h).

In HF mode (OS bit = 1) frequencies from 8192 Hz to 67.109 MHz in 8192 Hz steps can be output on CLKOUT pin, the frequency selection is done in the HFD field (EEPROM C2h and C3h).

• The frequencies are not temperature compensated and not offset compensated.

The frequency output can be controlled directly via the I<sup>2</sup>C-bus interface commands (normal operation) or can be interrupt driven to allow waking up an external system by supplying a clock. CLKOUT is tied to V<sub>SS</sub> in VBACKUP Power state independent of the CLKOUT configuration settings.

After POR, and if the default values on delivery in the Configuration EEPROM with RAM mirror have not changed, the 32.768 kHz frequency is output to CLKOUT pin since FD = 00, OS = 0 (EEPROM C3h) and NCLKE = 0 (EEPROM C0h). To customize these POR values, the user can change the values in the Configuration EEPROM.

See also EEPROM READ/WRITE.

## 4.4.1.XTAL CLKOUT FREQUENCY SELECTION

A programmable XTAL square wave is available at pin CLKOUT when OS = 0 (EEPROM C3h). Operation is controlled by the FD field (EEPROM C3h). Frequencies from 32.768 kHz (default value on delivery) to 1 Hz can be generated for use as a system clock, microcontroller clock, input to a charge pump, or for calibration of the crystal oscillator.

Pin CLKOUT is a push-pull output that is enabled at power on (default value on delivery). CLKOUT can be disabled by setting NCLKE bit to 1 when not enable by an Interrupt function (CLKIE = 0 and CLKF = 0). When disabled, the CLKOUT pin is LOW.

The STOP bit function can affect the CLKOUT signal depending on the selected frequency. When STOP = 1, the clock output of 1024 Hz, 64 Hz or 1 Hz are stopped (for more details, STOP BIT FUNCTION). When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin

When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the current period duration of 1024 Hz to 1 Hz clock pulses are affected.

#### **XTAL CLKOUT Frequency Selection:**

| FD value                                                                                    | CLKOUT Frequency Selection in XTAL mode | STOP bit                                             |  |  |
|---------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------|--|--|
| 00                                                                                          | 32.768 kHz – Default value on delivery  | No effect                                            |  |  |
| 01                                                                                          | 1024 Hz <sup>(1) (2)</sup>              | If STOP hit - 1, the cleak output is stopped, CLKOUT |  |  |
| 10                                                                                          | $64 \text{ Hz}^{(1)(2)}$                |                                                      |  |  |
| 11                                                                                          | 1 Hz <sup>(1) (2)</sup>                 |                                                      |  |  |
| (1) 4004 Up to 4 Up clash subsected by componentian subsection TEMPERATURE COMPENSATION and |                                         |                                                      |  |  |

<sup>(1)</sup> 1024 Hz to 1 Hz clock pulses can be affected by compensation pulses (see TEMPERATURE COMPENSATION and AGING CORRECTION).

<sup>(2)</sup> Current period duration of 1024 Hz to 1 Hz clock pulses are affected when writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin.

<sup>(3)</sup> 1024 Hz, 64 Hz and 1 Hz are synchronously turned on and off by the STOP bit.

### 4.4.2.HF CLKOUT FREQUENCY SELECTION

A programmable HF square wave is available at pin CLKOUT when OS = 1 (EEPROM C3h). Operation is controlled by the HFD field (EEPROM C2h and C3h). Frequencies from 8192 Hz to 67.109 MHz in 8192 Hz steps can be generated for use as a system clock, microcontroller clock or for input to a charge pump.

Pin CLKOUT is a push-pull output that is enabled at power on (default value on delivery). CLKOUT can be disabled by setting NCLKE bit to 1 when not enable by an Interrupt function (CLKIE = 0 and CLKF = 0). When disabled, the CLKOUT pin is LOW.

HF CLKOUT Frequency Selection:

| HFD [12:0] value                                                                                                                        | HFD in decimal | HFD + 1 | CLKOUT Frequency<br>Selection in HF mode<br>= (HFD + 1) × 8.192 kHz | STOP bit                     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|---------------------------------------------------------------------|------------------------------|--|
| 00000000000000000                                                                                                                       | 0              | 1       | 8.192 kHz<br>– Default value on delivery                            |                              |  |
| 000000000001                                                                                                                            | 1              | 2       | 16.384 kHz                                                          |                              |  |
| 000000000010                                                                                                                            | 2              | 3       | 24.576 kHz                                                          |                              |  |
| :                                                                                                                                       | :              |         | :                                                                   | No effect. <sup>(1)(2)</sup> |  |
| 1100011001011                                                                                                                           | 6347           | 6348    | 52.002816 MHz                                                       |                              |  |
| :                                                                                                                                       | :              |         | :                                                                   |                              |  |
| 1111111111110                                                                                                                           | 8190           | 8191    | 67.100672 MHz                                                       |                              |  |
| 1111111111111                                                                                                                           | 8191           | 8192    | 67.108864 MHz                                                       | ]                            |  |
| <sup>(1)</sup> Clock pulses from HF mode are not affected by compensation pulses (no TEMPERATURE COMPENSATION and no AGING CORRECTION). |                |         |                                                                     |                              |  |

<sup>(2)</sup> Current period duration of clock pulses in HF mode are not affected when writing to the Seconds register nor when the ESYN bit is 1 in case of an External Event detection on EVI pin.

## 4.4.3.CLKOUT FREQUENCY TRANSITIONS

Two applications can be considered: On the one hand the switching on and off of a preselected frequency, on the other hand the change of frequency when CLKOUT is enabled.

CLKOUT on/off (FD, HFD and OS unchanged):

- With NCLKE bit. Synchronous on/off.
  - $\circ$  FD = 1024 Hz, turn-off delay time of between 0 and one extra period (967 µs)
  - FD = 32768 Hz, turn-on delay time of about 600 μs, and turn-off delay time of about 400 μs
  - $_{\odot}$  HFD frequencies have a turn-on delay time of 2.5 ms, and a turn-off delay time of 400  $\mu s$
- Or by CLKF flag. Synchronous on/off. Same behavior as with bit NCLKE.

CLKOUT frequency change with OS (FD and HFD unchanged, CLKOUT on):

- FD  $\rightarrow$  HFD. Synchronous change. About 350 µs old frequency, 2.3 ms CLKOUT = LOW, then new frequency.
- HFD → FD. Synchronous change. About 300 µs old frequency, 650 µs CLKOUT = LOW, then LOW until next positive edge of the new frequency.

Hint: Do not change the old frequency at the same time when changing OS bit (register EEPROM C3h).

CLKOUT frequency change with FD or HFD (OS unchanged, CLKOUT on):

- With FD (XTAL mode). Immediate frequency change.
- With HFD (HF mode). Immediate frequency change. Not recommended as the new frequency is not stable for the first few milliseconds. The better way is to stop the clock, change the frequency, and start the clock again (for example, with bit NCLKE).

### 4.4.4.NORMAL CLOCK OUTPUT

Normal clock output is controlled by the NCLKE bit (EEPROM C0h). When NCLKE is set to 0 (default), the square wave output is enabled on the CLKOUT pin. When NCLKE bit is set to 1, the CLKOUT pin is LOW, if not enabled by the interrupt driven clock output (CLKF = 0).

### 4.4.5.INTERRUPT CONTROLLED CLOCK OUTPUT

To use interrupt controlled clock output, NCLKE (EEPROM C0h) has to be set to 1 (CLKOUT not directly enabled). When CLKIE bit (11h) is set to 1 the occurrence of the interrupt selected in the Clock Interrupt Mask Register 14h (CEIE, CAIE, CTIE, CUIE, CTHIE or CTLIE) allows the flag CLKF to be set and the square wave output on the CLKOUT pin. This function allows waking up an external system (MCU) by outputting a clock.

Writing 0 to CLKIE will disable new interrupts from driving frequencies on CLKOUT, but if there is already an active interrupt driven frequency output (CLKF flag is set), the active frequency output will not be stopped. When CLKF flag is cleared, the CLKOUT pin is LOW.

- An Interrupt Delay after CLKOUT-on can be enabled with bit INTDE (14h). Used when waking up an MCU.
   See INTERRUPT DELAY AFTER CLKOUT ON.
- A CLKOUT switch off delay after I<sup>2</sup>C STOP can be selected and enabled by bits CLKD and CLKDE (registers 14h and 15h). Used if the MCU wants to put itself into sleep mode. See CLKOUT OFF DELAY AFTER I<sup>2</sup>C STOP.

Caution, it is possible that the MCU can put into sleep mode without a valid interrupt function enabled that could wake it up again.

## 4.4.6.INTERRUPT DELAY AFTER CLKOUT ON

When using INTERRUPT CONTROLLED CLOCK OUTPUT an Interrupt Delay after CLKOUT On can be enabled with bit INTDE (14h). Used when waking up an MCU.

Applicable only when NCLKE bit (EEPROM C0h) is set to 1 (CLKOUT not directly enabled) and for all activated interrupt functions with the appropriate clock output bit in register 14h enabled (CEIE, CAIE, CTIE, CUIE, CTHIE or CTLIE).

- When INTDE = 0, no delay is added (default value).
- When INTDE = 1, the delay time  $t_{CLK:INT}$  of 1/256 seconds to 3/512 seconds  $\approx$  3.9 ms to 5.9 ms is added.

Note that no delay can be created with the Periodic Countdown Timer Interrupt function (CTIE = 1) when TD = 00 (4096 Hz) is selected. With the other settings TD = 01, 10, 11 (64 Hz, 1 Hz, 1/60 Hz) the delay can be applied.

## 4.4.7.CLKOUT OFF DELAY AFTER I<sup>2</sup>C STOP

When using INTERRUPT CONTROLLED CLOCK OUTPUT a CLKOUT switch off delay after I<sup>2</sup>C STOP can be selected and enabled by bits CLKD and CLKDE (registers 14h and 15h). Used if the MCU wants to put itself into sleep mode.

Caution, it is possible that the MCU can be put into sleep mode without a valid interrupt function enabled that could wake it up again.

CLKD bit is used to select one of two delay values:

- When CLKD = 0, typical delay time t<sub>I2C:CLK</sub> = 1.4 ms (default value).
- When CLKD = 1, typical delay time  $t_{12C:CLK} = 75$  ms.

To enable the CLKOUT off Delay after I<sup>2</sup>C STOP the CLKDE bit has to be set to 1.

- When CLKDE = 0, no delay (default value).
- When CLKDE = 1, delay is enabled. The delay time is according to bit CLKD.

# TS-3032-C7

# 4.4.8.CLOCK OUTPUT SCHEME





# 4.5. SETTING AND READING THE TIME

Data flow and data dependencies starting from the 1 Hz clock tick:



During an I<sup>2</sup>C read/write access to any TS-3032-C7 register that takes less than 950 milliseconds, the time counters (clock and calendar registers 01h to 07h, but not the 100<sup>th</sup> Seconds register 00h) of the TS-3032-C7 are blocked. During this time the clock counter increment (1 Hz tick) is inhibited to allow coherent data values. One counter increment (maximum one 1 Hz tick) occurring during inhibition time is memorized and will be realized after the I<sup>2</sup>C STOP condition.

Exception: If during the inhibition time 0 and then 1 is written to the STOP bit or in case of an External Event when ESYN = 1 or a value is written to the Seconds register a possible currently memorized 1 Hz update is reset and the prescaler frequencies from 4096 Hz to 1 Hz are reset. Resetting the prescaler will have an influence on the length of the current clock period on all subsequent peripherals (clock and calendar, XTAL CLKOUT, timer clock, update timer clock, temperature sensing and EVI input filter), (see TIME SYNCHRONIZATION).

When I<sup>2</sup>C read/write access has been terminated within 950 milliseconds (t < 950 ms), the time counters are unblocked with the I<sup>2</sup>C STOP condition and a pending request to increment the time counters that occurred during read or write access is correctly applied. Maximum one 1 Hz tick can be handled (see following Figure).

Access time for read/write operations:



Because of this method, it is very important to make a read or write access in one go, that is, setting or reading Seconds register through to Year register should be made in one single access. Failing to comply with this method could result in the time becoming corrupted.

Hint: If the 100<sup>th</sup> Seconds register is read as part of the counter burst (and the 100<sup>th</sup> Seconds value is either 00 or 99), all time counters should be read two or three times until it is verified that two readings are the same value and guaranteed to be correct.

## 4.5.1.SETTING THE TIME

During an I<sup>2</sup>C read/write access to any TS-3032-C7 register with an access time of less than 950 ms, the time counters (but not the 100<sup>th</sup> Seconds register) are blocked. After I<sup>2</sup>C STOP condition a possibly memorized 1 Hz tick is realized.

Note that when writing to the Seconds register the 100<sup>th</sup> Seconds register value is cleared to 00.

Advantage of register blocking:

- Prevents faulty writing to the clock and calendar registers during an I<sup>2</sup>C write access (no incrementing of time registers during the write access).
- After writing, one memorized 1 Hz tick is handled. Clock and calendar are updated.
- No reading is needed for control. The written data are coherent.

If the I<sup>2</sup>C write access takes longer than 950 ms the I<sup>2</sup>C bus interface is reset by the internal bus timeout function. In this case the previous time counter values are maintained, the pending 1 Hz tick is realized and the clock counter increment (1 Hz tick) continues to operate normally. Restarting of communications begins with transfer of the START condition again.

The I<sup>2</sup>C auto increment Address Pointer is not reset by the I<sup>2</sup>C STOP condition nor by the internal stop forced after timeout.

Two methods for setting the time can be distinguished:

- Setting the time registers including Seconds register. Writing to the Seconds register resets a possible currently memorized 1 Hz update and resets the prescaler frequencies from 4096 Hz to 1 Hz (synchronization).
- 2. Setting the time registers without Seconds register. A possibly memorized 1 Hz tick during write access will be realized. Old synchronicity persists.

Hint: Instead of writing to the Seconds register to synchronize the time counters the STOP Bit function or the ESYN Bit function can be applied. Both functions do not change the value in the Seconds register, but they also reset the prescaler frequencies from 4096 Hz to 1 Hz (see TIME SYNCHRONIZATION).

#### 4.5.2.READING THE TIME

During an I<sup>2</sup>C read/write access to any TS-3032-C7 register with an access time of less than 950 ms, the time counters (but not the 100<sup>th</sup> Seconds register) are blocked. After I<sup>2</sup>C STOP condition a possibly memorized 1 Hz tick is realized.

Advantage of register blocking:

- Prevents faulty reading of the clock and calendar registers during an I<sup>2</sup>C read access (no incrementing of time registers during the read access).
- After reading, one memorized 1 Hz tick is handled. Clock and calendar are updated.
- No second reading is needed for control. The read data are coherent.

If the I<sup>2</sup>C read access takes longer than 950 ms the I<sup>2</sup>C bus interface is reset by the internal bus timeout function. In this case, all subsequently read data has the value FFh, the pending 1 Hz tick is realized and the clock counter increment (1 Hz tick) continues to operate normally. Restarting of communications begins with transfer of the START condition again.

The I<sup>2</sup>C auto increment Address Pointer is not reset by the I<sup>2</sup>C STOP condition nor by the internal stop forced after timeout.

# 4.6. EEPROM READ/WRITE

The following registers and bits are related to the EEPROM read/write functions:

- EE Address Register (3Dh) (see EEPROM MEMORY CONTROL REGISTERS)
- EE Data Register (3Eh) (see EEPROM MEMORY CONTROL REGISTERS)
- EE Command Register (3Fh) (see EEPROM MEMORY CONTROL REGISTERS)
- EEF flag and EEbusy status bit (see TEMPERATURE REGISTERS, 0Eh Temperature LSBs)
- EERD bit (see CONTROL REGISTERS, 10h Control 1)

### 4.6.1.POR REFRESH (ALL CONFIGURATION EEPROM → RAM)

Automatic read of all Configuration EEPROM registers at Power On Reset (POR):

- At power up a refresh of the Configuration RAM mirror values by the values in the Configuration EEPROM is automatically generated (see REGISTER RESET VALUES SUMMARY).
- The time of this first refreshment is  $t_{PREFR} = ~66$  ms.
- The EEbusy bit in the register Temperature LSBs (0Eh) can be used to monitor the status of the refreshment.

### 4.6.2.AUTOMATIC REFRESH (ALL CONFIGURATION EEPROM → RAM)

Read all Configuration EEPROM registers automatically:

- To keep the integrity of the configuration data, all data of the Configuration RAM are refreshed by the data in the Configuration EEPROM each 24 hours, at date increment (at the beginning of the last second before midnight).
- The time of this automatic refreshment is  $t_{AREFR} = -1.4$  ms.
- Refresh is only active when TS-3032-C7 is not in VBACKUP Power state and not disabled by EERD (EEPROM Memory Refresh Disable) bit.
- Hint: It is not always necessary/meaningful to turn off the auto-refresh (EERD = 1) before an EEPROM access. e.g. if the current TS-3032-C7 time is 01 hour, etc.

### 4.6.3.UPDATE (ALL CONFIGURATION RAM → EEPROM)

Write to all Configuration EEPROM registers (see also USE OF THE CONFIGURATION REGISTERS):

- Before starting to change the configuration stored in the EEPROM, the auto refresh of the registers from the EEPROM has to be disabled by writing 1 into the EERD control bit in the Control 1 register.
- Then the new configuration can be written into the configuration RAM registers, when the whole new configuration is in the registers, writing the command 11h into the register EECMD will start the copy of the configuration into the EEPROM.
- The time of the update is  $t_{UPDATE} = -46$  ms.
- When the transfer is finished (EEbusy = 0), the user can enable again the auto refresh of the registers by writing 0 into the EERD bit.
- The EEF flag in the register Temperature LSBs (0Eh) can be used for EEPROM write access failure detection.

## 4.6.4.REFRESH (ALL CONFIGURATION EEPROM → RAM)

Read all Configuration EEPROM registers:

- Before starting to read the configuration stored in the EEPROM, the auto refresh of the registers from the EEPROM has to be disabled by writing 1 into the EERD control bit in the Control 1 register.
- Then the actual configuration can be read from the Configuration EEPROM registers, writing the command 12h into the register EECMD will start the copy of the configuration into the RAM.
- The time of this controlled refreshment is  $t_{REFR} = -1.4$  ms.
- Functions become active as soon as the RAM bytes are written.
- When the transfer is finished (EEbusy = 0), the user can enable again the auto refresh of the registers by writing 0 into the EERD bit.

## 4.6.5.WRITE TO ONE EEPROM BYTE (EEDATA (RAM) → EEPROM)

Write to one EEPROM byte of the Configuration EEPROM or User EEPROM registers:

- Before starting to change data stored in the EEPROM, the auto refresh of the registers from the EEPROM has to be disabled by writing 1 into the EERD control bit in the Control 1 register.
- In order to write a single byte to the EEPROM, the address to which the data must be written is entered in the EEADDR register and the data to be written is entered in the EEDATA register, then the command 21h is written in the EECMD register to start the EEPROM write.
- The time to write to one EEPROM byte is  $t_{WRITE} = -4.8$  ms.
- When the transfer is finished (EEbusy = 0), the user can enable again the auto refresh of the registers by writing 0 into the EERD bit.
- The EEF flag in the register Temperature LSBs (0Eh) can be used for EEPROM write access failure detection.

## 4.6.6.READ ONE EEPROM BYTE (EEPROM → EEDATA (RAM))

Read one EEPROM byte from Configuration EEPROM or User EEPROM registers:

- Before starting to read a byte in the EEPROM, the auto refresh of the registers from the EEPROM has to be disabled by writing 1 into the EERD control bit in the Control 1 register.
- In order to read a single byte from the EEPROM, the address to be read is entered in the EEADDR register, then the command 22h is written in the EECMD register and the resulting byte value can be read from the EEDATA register.
- The time to read one EEPROM byte is  $t_{READ} = \sim 1.1$  ms.
- When the transfer is finished (EEbusy = 0), the user can enable again the auto refresh of the registers by writing 0 into the EERD bit.

### 4.6.7.EEBUSY BIT

The set EEbusy status bit (bit 2 in the Temperature LSBs register, 0Eh) indicates that the EEPROM is currently handling a read or write request and will ignore any further commands until the current one is finished. At power up a refresh is automatically generated. The time of this first refreshment is  $t_{PREFR} = ~66$  ms. After the refreshment is finished; EEbusy is cleared to 0 automatically. The cleared EEbusy status bit indicates that the EEPROM transfer is finished.

To prevent access collision between the internal automatic EEPROM refresh cycle (EERD = 0) and external EEPROM read/write access through interface the following procedures have to be applied.

• Set EERD = 1 Auto

Automatic EEPROM Refresh needs to be disabled before EEPROM access.

- Check for EEbusy = 0 Access EEPROM only if not busy.
   Write EEPROM For example, wait 10 ms after eac
  - For example, wait 10 ms after each written EEPROM register before checking for EEbusy = 0 to allow internal data transfer (for Read EEPROM, wait, e.g. 1 ms).
- Clear EERD = 0
   It is recommended to enable Automatic EEPROM Refresh at the end of read/write access.



Note: A minimum power supply voltage of  $V_{DD:WRITE} = 1.6$  V during the whole EEPROM write procedure is required; i.e. until EEbusy = 0.

#### 4.6.8.EEF FLAG

The set EEF flag (bit 3 in the Temperature LSBs register, 0Eh) indicates that the EEPROM write access has failed because power supply voltage  $V_{DD}$  has dropped below  $V_{DD:EEF}$ . The maximum  $V_{DD:EEF} = 1.5$  volts. The value 1 is retained until a 0 is written by the user.

Note that this flag does not provide information about the EEPROM read access.

#### 4.6.9. EEPROM READ/WRITE CONDITIONS

During a read/write of the EEPROM, if the  $V_{DD}$  supply drops, the device will continue to operate and communicate until a switchover to  $V_{BACKUP}$  occurs (in DSM or LSM Mode). It is not recommended to operate during this time and all I<sup>2</sup>C communication should be halted as soon as  $V_{DD}$  failure is detected.

During the time that data is being written to the EEPROM,  $V_{DD}$  should remain above the minimum write voltage  $V_{DD:WRITE} = 1.6 \text{ V}$ . If at any time  $V_{DD}$  drops below this voltage, the data written to the device get corrupted (EEF set when VDD <  $V_{DD:EEF}$ ).

To write to the EEPROM, the backup switchover circuit must switch back to the main power supply  $V_{DD}$ . See also AUTOMATIC BACKUP SWITCHOVER FUNCTION.

## 4.6.10. USE OF THE CONFIGURATION REGISTERS

The best practice method to use the Configuration EEPROM with RAM mirror registers at addresses C0h to CAh is to make all Configuration settings in the RAM mirror first and then to update all Configuration EEPROMs by the Update EEPROM command.

#### Update all Configuration EEPROMs:



The method, how to enable/disable write protection and how to change the reference password can be found in section USER PROGRAMMABLE PASSWORD (Configuration Registers C6h to CAh).

Configuration Registers C0h to C5h:

- EEPROM PMU REGISTER, C0h EEPROM PMU
- EEPROM OFFSET REGISTER, C1h EEPROM Offset
- EEPROM CLKOUT REGISTERS, C2h EEPROM Clkout 1
- EEPROM CLKOUT REGISTERS, C3h EEPROM Clkout 2
- EEPROM TEMPERATURE REFERENCE REGISTERS, C4h EEPROM TReference 0
- EEPROM TEMPERATURE REFERENCE REGISTERS, C5h EEPROM TReference 1

Edit the Configuration settings (example, when write protection is enabled (EEPWE = 255)):

- 1. Enter the correct password PW (PW = EEPW) to unlock write protection
- 2. Disable automatic refresh by setting EERD = 1
- 3. Edit Configuration settings in registers C0h to C5h (RAM)
- 4. Update EEPROM (all Configuration RAM → EEPROM) by setting EECMD = 11h
- 5. Enable automatic refresh by setting EERD = 0
- 6. Enter an incorrect password PW (PW ≠ EEPW) to lock the device

Note: RAM mirror of the Configuration registers defines the active zone. By writing only to the EEPROM, the configurations are not active. The configurations are activated as soon as a refresh occurs (POR refresh, Automatic refresh or Refresh by software).

Note: To perform certain tests, it is sufficient to use only the RAM mirror. But the new, changed configurations are lost as soon as a refresh occurs (POR refresh, Automatic refresh or Refresh by software).
### TS-3032-C7

# 4.7. INTERRUPT OUTPUT

The interrupt output pin INT can be triggered by nine different functions:

- PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION
- PERIODIC TIME UPDATE INTERRUPT FUNCTION
- ALARM INTERRUPT FUNCTION
- EXTERNAL EVENT INTERRUPT FUNCTION
- TEMPERATURE LOW INTERRUPT FUNCTION
- TEMPERATURE HIGH INTERRUPT FUNCTION
- AUTOMATIC BACKUP SWITCHOVER INTERRUPT FUNCTION
- POWER ON RESET INTERRUPT FUNCTION
- VOLTAGE LOW INTERRUPT FUNCTION

Note that the interrupt output pin INT also works in VBACKUP Power state for all functions.

### 4.7.1.SERVICING INTERRUPTS

The INT pin can indicate nine types of interrupts. It outputs the logic OR operation result of these interrupt outputs. When an interrupt is detected (when INT pin produces a negative pulse or is at low level), the TF, UF, AF, TLF, THF EVF, VLF, BSF and PORF flags can be read to determine which interrupt event has occurred.

To keep INT pin from changing to low level, clear the TIE, UIE, AIE, EIE, TLIE, THIE, BSIE, PORIE and VLIE bits. Bits PORIE and VLIE are located in the EEPROM register C1h. To check whether an event has occurred without outputting any interrupts via the INT pin, software can read the TF, UF, AF, EVF, TLF, THF, BSF, PORF and VLF interrupt flags (polling).

## 4.7.2.INTERRUPT SCHEME

Interrupt Scheme (part 1/3):



March 2023

## TS-3032-C7





- (2) When bits TIE, UIE, AIE, EIE, TLIE, THIE, BSIE, PORIE (EEPROM C1h) and VLIE (EEPROM C1h) are disabled, pin INT remains high impedance.
- (3) See CLOCK OUTPUT SCHEME.
- (4) Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

See also Time Stamp scheme in sections TIME STAMP EVI SCHEME, TIME STAMP TLOW SCHEME and TIME STAMP THIGH SCHEME.

### TS-3032-C7





# 4.8. PERIODIC COUNTDOWN TIMER INTERRUPT FUNCTION

The Periodic Countdown Timer Interrupt function generates an interrupt event periodically at any period set from 244.14  $\mu$ s to 4095 minutes.

When starting the countdown timer for the first time, only the first period does not have a fixed duration. The amount of inaccuracy for the first timer period depends on the selected source clock (see FIRST PERIOD DURATION). When an interrupt event is generated, the  $\overline{INT}$  pin goes to the low level and the TF flag is set to 1 to indicate that an event has occurred. The output on the  $\overline{INT}$  pin is only effective if the TIE bit in the Control 2 register is set to 1. The low-level output signal on  $\overline{INT}$  pin is automatically cleared after the Auto reset time t<sub>RTN1</sub> or it is cancelled when TF

- flag is cleared to 0.When TD = 00, t<sub>RTN1</sub> = 122 μs
  - When TD = 01, 10 or 11,  $t_{RTN1} = 7.813$  ms

When bit TIE is set to 1, the internal countdown timer interrupt pulse (TI) can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

### 4.8.1.PERIODIC COUNTDOWN TIMER DIAGRAM

Diagram of the Periodic Countdown Timer Interrupt function: Example with interrupt on  $\overline{INT}$  pin (TIE = 1).



- <sup>(2)</sup> When the countdown value reaches 000h, an interrupt event occurs. After the interrupt the counter is automatically reloaded with the preset Timer Value, and starts again the countdown.
- <sup>③</sup> When a Periodic Countdown Timer Interrupt occurs, the TF flag is set to 1.
- <sup>④</sup> If bit TIE is 1 and a Periodic Countdown Timer Interrupt occurs, the INT pin output pin goes LOW.
- <sup>(5)</sup> The INT output pin remains LOW during the Auto reset time t<sub>RTN1</sub>, and then it is automatically cleared to high impedance. The TD field determines the Timer Clock Frequency and the Auto reset time t<sub>RTN1</sub>. t<sub>RTN1</sub> = 122 μs (TD = 00) or t<sub>RTN1</sub> = 7.813 ms (TD = 01, 10, 11).
- <sup>(6)</sup> The TF flag retains 1 until it is cleared to 0 by software.
- $^{\textcircled{O}}$  If the  $\overline{\text{INT}}$  pin is LOW, its status change as soon as TF flag is cleared to 0.
- <sup>(8)</sup> If the  $\overline{\text{INT}}$  pin is LOW, its status change as soon as TIE bit is cleared to 0.
- <sup>(9)</sup> When a 0 is written to the TE bit, the Periodic Countdown Timer function is stopped and the INT pin is cleared after the Auto reset time t<sub>RTN1</sub>.

## 4.8.2. USE OF THE PERIODIC COUNTDOWN TIMER INTERRUPT

The following registers, fields and bits are related to the Periodic Countdown Timer Interrupt and Interrupt Controlled Clock Output functions:

- Timer Value 0 Register (0Bh) (see PERIODIC COUNTDOWN TIMER CONTROL REGISTERS)
- Timer Value 1 Register (0Ch) (see PERIODIC COUNTDOWN TIMER CONTROL REGISTERS)
- TF flag (see STATUS REGISTER, 0Dh Status)
- TE bit and TD field (see CONTROL REGISTERS, 10h Control 1)
- TIE bit (see CONTROL REGISTERS, 11h Control 2)
- INTDE and CTIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)

### See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any timer settings for the Periodic Countdown Timer Interrupt, it is recommended to write a 0 to the TIE and TE bits to prevent inadvertent interrupts on INT pin. The Timer Clock Frequency selection field TD is used to set the countdown period (source clock) for the Periodic Countdown Timer Interrupt function (four settings are possible). When STOP bit is set to 1 the interrupt function is stopped. When writing to the Seconds register or when ESYN bit is 1 in case of an External Event detection on EVI pin the length of the current countdown period is affected (see TIME SYNCHRONIZATION). When the Periodic Countdown Timer Interrupt function is not used, the Timer Value 0 register (0Bh) can be used as RAM byte.

Procedure to start the Periodic Countdown Timer Interrupt function and Interrupt Controlled Clock Output functions:

- 1. Initialize bits TE, TIE and TF to 0. In that order, to prevent inadvertent interrupts on INT pin.
- 2. Choose the Timer Clock Frequency and write the corresponding value in the TD field.
- 3. Choose the Countdown Period based on the Timer Clock Frequency, and write the corresponding Timer Value to the registers Timer Value 0 (0Bh) and Timer Value 1 (0Ch). See following table.
- 4. Set the TIE bit to 1 if you want to get a hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.
- 5. Set CTIE bit to 1 if you want to enable clock output when a timer interrupt occurs.
- 6. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 7. Set the TE bit from 0 to 1 to start the Periodic Countdown Timer. The countdown starts at the rising edge of the SCL signal after Bit 0 of the Address 10h is transferred. See subsequent Figure that shows the start timing.

Countdown Period in seconds:

| Countdown Period = | Timer Value           |  |
|--------------------|-----------------------|--|
|                    | Timer Clock Frequency |  |

Countdown Period:

| Timer Value   | Countdown Period  |                 |                |                     |
|---------------|-------------------|-----------------|----------------|---------------------|
| (0Bh and 0Ch) | TD = 00 (4096 Hz) | TD = 01 (64 Hz) | TD = 10 (1 Hz) | TD = 11 (1/60 Hz) ) |
| 0             | -                 | -               | -              | -                   |
| 1             | 244.14 µs         | 15.625 ms       | 1 s            | 1 min               |
| 2             | 488.28 µs         | 31.25 ms        | 2 s            | 2 min               |
| :             | :                 | :               | :              | :                   |
| 41            | 10.010 ms         | 640.63 ms       | 41 s           | 41 min              |
| 205           | 50.049 ms         | 3.203 s         | 205 s          | 205 min             |
| 410           | 100.10 ms         | 6.406 s         | 410 s          | 410 min             |
| 2048          | 500.00 ms         | 32.000 s        | 2048 s         | 2048 min            |
| : :           |                   | :               | :              | :                   |
| 4095 (FFFh)   | 0.9998 s          | 63.984 s        | 4095 s         | 4095 min            |

General countdown timer behavior:



Start timing of the Periodic Countdown Timer:

|                | Address 10h                   |
|----------------|-------------------------------|
| SCL            |                               |
| SDA            | USEL TE EERD TD1 TD0 ACK ACK  |
| Internal Timer |                               |
| INT            |                               |
| event          |                               |
|                | 1. period                     |
| $\rightarrow$  | Rising edge of the SCL signal |

### TS-3032-C7

### 4.8.3.FIRST PERIOD DURATION

When the TF flag is set, it indicates that an interrupt signal on  $\overline{INT}$  is generated if this mode is enabled. See Section INTERRUPT OUTPUT for details on how the interrupt can be controlled.

When starting the timer for the first time, the first period has an uncertainty. The uncertainty arises because of the activation instruction of the interface clock, which is not synchronous to the Timer Clock Frequency. Subsequent timer periods do not have such deviation. The amount of deviation for the first timer period depends on the chosen Timer Clock Frequency, see following Table.

First period duration for Timer Value n<sup>(1)</sup>:

| TD value                                                                                                                      | Timer Clock Frequency | First period duration |                          | Subsequent       |
|-------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|--------------------------|------------------|
|                                                                                                                               |                       | Minimum Period        | Maximum Period           | periods duration |
| 00                                                                                                                            | 4096 Hz               | n × 244 µs + 61 µs    | (n + 1) × 244 µs + 61 µs | n × 244 µs       |
| 01                                                                                                                            | 64 Hz                 | n × 15.625 ms         | (n + 1) × 15.625 ms      | n × 15.625 ms    |
| 10                                                                                                                            | 1 Hz                  | n×1s                  | (n + 1) × 1 s            | n×1s             |
| 11                                                                                                                            | 1/60 Hz               | n × 60 s              | (n + 1) × 60 s           | n × 60 s         |
| <sup>(1)</sup> Timer Values n from 1 to 4095 are valid. When the Timer Value is set to 0, the countdown timer does not start. |                       |                       |                          |                  |

At the end of every countdown, the timer sets the Periodic Countdown Timer Flag (bit TF in Status Register). The TF flag can only be cleared by command. When enabled, a pulse is generated at the interrupt pin INT.

When reading the Timer Value (Timer Value 0 and Timer Value 1), the preset value is returned and not the current value.

# 4.9. PERIODIC TIME UPDATE INTERRUPT FUNCTION

The Periodic Time Update Interrupt function generates an interrupt event periodically at the One-Second or the One-Minute update time, according to the selected timer source with bit USEL.

When an interrupt event is generated, the  $\overline{INT}$  pin goes to the low level and the UF flag is set to 1 to indicate that an event has occurred. The output on  $\overline{INT}$  pin is only effective if UIE bit in Control 2 register is set to 1. The low-level output signal on the  $\overline{INT}$  pin is automatically cleared after the Auto reset time  $t_{RTN2}$  or it is cancelled when UF flag is cleared to 0 or when UIE is cleared to 0.

- When USEL = 0 (Second update), t<sub>RTN2</sub> = 500 ms
- When USEL = 1 (Minute update), t<sub>RTN2</sub> = 15.6 ms

When bit UIE is set to 1, the internal update interrupt pulse (UI) can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

## 4.9.1.PERIODIC TIME UPDATE DIAGRAM

Diagram of the Periodic Time Update Interrupt function:



- <sup>(1)</sup> A Periodic Time Update Interrupt event occurs when the internal clock value matches either the second or the minute update time. The USEL bit determines whether it is the Second or the Minute period with the corresponding Auto reset time  $t_{RTN2}$ .  $t_{RTN2}$  = 500 ms (Second update) or  $t_{RTN2}$  = 15.6 ms (Minute update).
- $^{(2)}$  If UF flag was cleared beforehand and when a Periodic Time Update Interrupt occurs, the flag UF is set to 1.
- $^{(3)}$  The UF flag retains 1 until it is cleared to 0 by software.
- <sup>(4)</sup> If the UIE bit is 1 and a Periodic Time Update Interrupt occurs, the  $\overline{INT}$  pin output goes LOW.
- <sup>(5)</sup> The INT pin output remains LOW during the Auto reset time t<sub>RTN2</sub>, and then it is automatically cleared to high impedance.
- <sup>(6)</sup> If the  $\overline{INT}$  pin is LOW, its status changes as soon as UF flag is cleared to 0.
- $^{(0)}$  If the  $\overline{\text{INT}}$  pin is LOW, its status changes as soon as UIE bit is cleared to 0.
- <sup>(8)</sup> When UIE bit is 0 and a Periodic Time Update Interrupt event occurs, the UF flag is not set and the INT pin output does not go low.

### 4.9.2.USE OF THE PERIODIC TIME UPDATE INTERRUPT

The following bits are related to the Periodic Time Update Interrupt and Interrupt Controlled Clock Output functions:

- UF flag (see STATUS REGISTER, 0Dh Status)
- USEL bit (see CONTROL REGISTERS, 10h Control 1)
- UIE bit (see CONTROL REGISTERS, 11h Control 2)
- INTDE and CUIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)

See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any other settings, it is recommended to write a 0 to the UIE bit to prevent inadvertent interrupts on  $\overline{INT}$  pin. When STOP bit is set to 1 the interrupt function is stopped. When writing to the Seconds register or when ESYN bit is 1 in case of an External Event detection on EVI pin the length of the current update period is affected (see TIME SYNCHRONIZATION).

Procedure to use the Periodic Time Update Interrupt and Interrupt Controlled Clock Output functions:

- 1. Initialize bits UIE and UF to 0.
- 2. Choose the timer source clock and write the corresponding value in the USEL bit.
- 3. Set the UIE bit to 1 to enable the Periodic Time Update Interrupt function with hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.
- 4. Set CUIE bit to 1 if you want to enable clock output when a time update interrupt occurs.
- 5. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 6. The first interrupt will occur after the next event, either second or minute change.

# 4.10. ALARM INTERRUPT FUNCTION

The Alarm Interrupt function generates an interrupt for alarm settings such as date, hours and minutes settings. When an interrupt event is generated, the INT pin goes to the low level and the AF flag is set to 1 to indicate that an event has occurred. The output on the INT pin is only effective if the AIE bit in the Control 2 register is set to 1.

When bit AIE is set to 1, the internal alarm interrupt signal (AI) can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

## 4.10.1. ALARM DIAGRAM

Diagram of the Alarm Interrupt function:



### 4.10.2. USE OF THE ALARM INTERRUPT

The following registers and bits are related to the Alarm Interrupt and Interrupt Controlled Clock Output functions:

- Minutes Register (02h) (see CLOCK REGISTERS)
- Hours Register (03h) (see CLOCK REGISTERS)
- Date Register (05h) (see CALENDAR REGISTERS)
- Minutes Alarm Register and AE\_M bit (08h) (see ALARM REGISTERS)
- Hours Alarm Register and AE\_H bit (09h) (see ALARM REGISTERS)
- Date Alarm Register and AE\_D bit (0Ah) (see ALARM REGISTERS)
- AF flag (see STATUS REGISTER, 0Dh Status)
- AIE bit (see CONTROL REGISTERS, 11h Control 2)
- INTDE and CAIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)

See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any timer settings for the Alarm Interrupt, it is recommended to write a 0 to the AIE bit to prevent inadvertent interrupts on INT pin. When STOP bit is set to 1 the interrupt function is stopped. When writing to the Seconds register or when ESYN bit is 1 in case of an External Event detection on EVI pin the length of the time to the next alarm interrupt is affected (see TIME SYNCHRONIZATION). When the Alarm Interrupt function is not used, one Byte (08h) of the Alarm registers can be used as RAM byte. In such case, be sure to write a 0 to the AIE bit (if the AIE bit value is 1 and the Alarm register is used as RAM register, INT may change to low level unintentionally).

Procedure to use the Alarm Interrupt and Interrupt Controlled Clock Output functions:

- 1. Initialize bits AIE and AF to 0.
- 2. Write the desired alarm settings in registers 08h to 0Ah. The three alarm enable bits, AE\_M, AE\_H and AE\_D, are used to select the corresponding register that has to be taken into account for match or not. See the following table.
- 3. Set CAIE bit to 1 if you want to enable clock output when an alarm occurs.
- 4. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 5. Set the AIE bit to 1 if you want to get a hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.

| A                                                                                                                                                                                                                                                                                                  | larm enable bi | ts   |                                                                                        |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------------------------------------------------------------------------------|--|
| AE_D                                                                                                                                                                                                                                                                                               | AE_H           | AE_M | Alarm event                                                                            |  |
| 0                                                                                                                                                                                                                                                                                                  | 0              | 0    | When minutes, hours and date match (once per month) <sup>(1) (2)</sup> – Default value |  |
| 0                                                                                                                                                                                                                                                                                                  | 0              | 1    | When hours and date match (once per month) (1) (2)                                     |  |
| 0                                                                                                                                                                                                                                                                                                  | 1              | 0    | When minutes and date match (once per hour per month) (1) (2)                          |  |
| 0                                                                                                                                                                                                                                                                                                  | 1              | 1    | When date matches (once per month) <sup>(1) (2)</sup>                                  |  |
| 1                                                                                                                                                                                                                                                                                                  | 0              | 0    | When minutes and hours match (once per day) <sup>(1)</sup>                             |  |
| 1                                                                                                                                                                                                                                                                                                  | 0              | 1    | When hours match (once per day) <sup>(1)</sup>                                         |  |
| 1                                                                                                                                                                                                                                                                                                  | 1              | 0    | When minutes match (once per hour) <sup>(1)</sup>                                      |  |
| 1                                                                                                                                                                                                                                                                                                  | 1              | 1    | Every minute <sup>(3)</sup>                                                            |  |
| <ul> <li><sup>(1)</sup> AE_x bits (where x is D, H and M)<br/>AE_x = 0: Alarm is enabled<br/>AE_x = 1: Alarm is disabled</li> <li><sup>(2)</sup> When AF_D = 0 = enabled (default) and Date Alarm value = 00h = not valid (default) the Alarm function is deactivated (AE flag is never</li> </ul> |                |      |                                                                                        |  |

#### Alarm Interrupt:

<sup>(2)</sup> When AE\_D = 0 = enabled (default) and Date Alarm value = 00h = not valid (default) the Alarm function is deactivated (AF flag is never set).

<sup>(3)</sup> Note that if all  $AE_x = 1$ , there is no match, but an alarm event occurs every minute.

## 4.11. EXTERNAL EVENT INTERRUPT FUNCTION

The External Event Interrupt is enabled by control bit EIE. The Time Stamp EVI function is always enabled. With the ET field the EVI input events can be configured either for edge detection, or for edge & level detection with filtering, and with the EHL bit the active edge/level can be configured.

If enabled (EIE =1 and EVF flag was cleared to 0 before) and an External Event on EVI pin is detected, the clock and calendar registers are captured and copied into the Time Stamp EVI registers, the INT is issued and the EVF flag is set to 1 to indicate that an external event has occurred.

When bit EIE is set to 1, the internal signal (EI) of the external event interrupt can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

## 4.11.1. EXTERNAL EVENT DIAGRAM

Diagram of the External Event Interrupt function. Example with EHL = 1 for rising edge/high level detection and without time synchronization function (ESYN = 0):



- Initialize clock and calendar if a Time Stamp from the External Event Interrupt function is needed and select EVOW (0 or 1). Set EIE bit to 1 if interrupt on INT pin is required. The EVF flag needs to be cleared to reset the INT pin and to prepare the system for an event. The EVR bit does not need to be initialized. In this example, EHL = 1 for rising edge/high level detection. Select edge detection (ET = 00) or edge & level detection with filtering (ET ≠ 00).
- ② An External Event on EVI pin is detected. Pay attention to the debounce time when using filtering (ET ≠ 00). The value (A+1) is captured/copied into the TS EVI registers and the value in the TS EVI Count register is incremented by one. The TS EVI Count register always counts events, regardless of the settings of the override bit EVOW.
- $^{\textcircled{3}}$  When an External Event Interrupt occurs, the EVF flag is set to 1.
- <sup>(4)</sup> If the EIE bit is 1 and an External Event Interrupt occurs, the  $\overline{INT}$  pin output goes LOW.
- <sup>(5)</sup> The EVF flag retains 1 until it is cleared to 0 by software.
- <sup>(6)</sup> No interrupt occurs on INT pin because the EVF flag was not set back to 0. But, new value (A+2) is captured in the TS EVI registers if the Time Stamp overwrite bit EVOW is set to 1.
- $^{(0)}$  If the  $\overline{INT}$  pin is low, its status changes as soon as the EVF flag is cleared to 0, even if EVI input is high level.
- <sup>(8)</sup> While the EVF flag is 1, the  $\overline{INT}$  status can be controlled by the EIE bit.
- When writing 1 to EVR bit, all eight time stamp registers (TS EVI Count to TS EVI Year) are reset to 00h. Bit EVR can be left at 1. Writing or overwriting a 1 causes reset.

### 4.11.2. USE OF THE EXTERNAL EVENT INTERRUPT

The following registers and bits are related to the External Event Interrupt, EVI Time Stamp and Interrupt Controlled Clock Output functions:

- 100<sup>th</sup> Seconds Register (00h) (see CLOCK REGISTERS)
- Seconds Register (01h) (see CLOCK REGISTERS)
- Minutes Register (02h) (see CLOCK REGISTERS)
- Hours Register (03h) (see CLOCK REGISTERS)
- Date Register (05h) (see CALENDAR REGISTERS)
- Month Register (06h) (see CALENDAR REGISTERS)
- Year Register (07h ) (see CALENDAR REGISTERS)
- TS EVI Count Register (26h) (see TIME STAMP EVI REGISTERS)
- TS EVI 100th Seconds Register (27h) (see TIME STAMP EVI REGISTERS)
- TS EVI Seconds (28h) (see TIME STAMP EVI REGISTERS)
- TS EVI Minutes (29h) (see TIME STAMP EVI REGISTERS)
- TS EVI Hours (2Ah) (see TIME STAMP EVI REGISTERS)
- TS EVI Date (2Bh) (see TIME STAMP EVI REGISTERS)
- TS EVI Month (2Ch) (see TIME STAMP EVI REGISTERS)
- TS EVI Year (2Dh) (see TIME STAMP EVI REGISTERS)
- EVF flag (see STATUS REGISTER, 0Dh Status)
- EIE bit (see CONTROL REGISTERS, 11h Control 2)
- EVR and EVOW bits (see TIME STAMP CONTROL REGISTER, 13h Time Stamp Control)
- INTDE and CEIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)
- EHL bit, ET field and ESYN bit (see EVI CONTROL REGISTER, 15h EVI Control)

### See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any other settings, it is recommended to write a 0 to the EIE bit to prevent inadvertent interrupts on  $\overline{INT}$  pin. When STOP bit is set to 1 the interrupt function is still working, but because the 1 Hz tick is stopped and 100<sup>th</sup> Seconds register is reset to 00, it cannot provide useful data. When writing to the Seconds register or when ESYN bit is 1 in case of an External Event detection on EVI pin the length of the time to the next alarm interrupt is affected (see TIME SYNCHRONIZATION).

Procedure to use the External Event Interrupt, EVI Time Stamp and Interrupt Controlled Clock Output functions:

- 1. Initialize bit EIE to 0.
- 2. Clear flag EVF to 0.
- 3. Set EHL bit to 0 or 1 to choose falling edge/low level or rising edge/high level detection on pin EVI.
- 4. Select EDGE DETECTION (ET = 00) or LEVEL DETECTION WITH FILTERING (ET  $\neq$  00).
- 5. Set EVOW bit to 1 if the last occurred event has to be recorded and TS EVI registers are overwritten. Hint: The TS EVI Count register always counts events, regardless of the settings of the override bit EVOW.
- 6. Write 1 to EVR bit, to reset all Time Stamp EVI registers to 00h. The bit EVR does not need to be reset.
- 7. Set CEIE bit to 1 if you want to enable clock output when external event occurs. See also CLOCK OUTPUT SCHEME.
- 8. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 9. Set EIE bit to 1 if you want to get a hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.

# 4.11.3. EDGE DETECTION (ET = 00)

Example with rising edge detection and interrupt output:



## 4.11.4. LEVEL DETECTION WITH FILTERING (ET ≠ 00)

Example with high level detection (rising edge & high level) and interrupt output:



# 4.12. TEMPERATURE LOW INTERRUPT FUNCTION

The Temperature Low Interrupt and the Time Stamp TLow function are enabled by the control bits TLE and TLIE. The Temperature Low Threshold value TLT which is compared with the TEMP [11:4] value can be defined in register 16h.

If enabled (TLE = 1 and TLIE =1 and TLF flag was cleared to 0 before) and TEMP [11:4] < TLT is detected (automatic temperature measurement is carried out once per second), the clock and calendar registers are captured and copied into the Time Stamp TLow registers, the  $\overline{INT}$  is issued and the TLF flag is set to 1 to indicate that a temperature low event has occurred.

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

When bit TLIE is set to 1, the internal signal (TLI) of the temperature low event interrupt can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

## 4.12.1. TEMPERATURE LOW DIAGRAM

Diagram of the Temperature Low Interrupt function. Example with Temperature Low detection enabled (TLE = 1):



- A I Low event is detected. The value (A+1) is captured/copied into the TS I Low registers and the value in the TS TLow Count register is incremented by one. The TS TLow Count register always counts events, regardless of the settings of the override bit TLOW.
- $^{\textcircled{3}}$  When a TLow Interrupt occurs, the TLF flag is set to 1.
- <sup>(4)</sup> If the TLIE bit is 1 and a TLow Interrupt occurs, the  $\overline{INT}$  pin output goes LOW.
- <sup>(5)</sup> The TLF flag retains 1 until it is cleared to 0 by software.
- <sup>(6)</sup> No interrupt occurs on INT pin because the TLF flag was not set back to 0. But, new value (A+2) is captured in the TS TLow registers if the Time Stamp overwrite bit TLOW is set to 1.
- $^{(7)}$  If the  $\overline{\text{INT}}$  pin is low, its status changes as soon as the TLF flag is cleared to 0, even if TEMP [11:4] < TLT.
- <sup>(®)</sup> While the TLF flag is 1, the INT status can be controlled by the TLIE bit.
- When writing 1 to TLR bit, all seven time stamp registers (TS TLow Count to TS TLow Year) are reset to 00h. The TLF flag is also cleared to 0 when writing 1 to the TLR bit and INT pin goes high impedance. Bit TLR always returns 0 when read.

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

## 4.12.2. USE OF THE TEMPERATURE LOW INTERRUPT

The following registers and bits are related to the Temperature Low Interrupt, TLow Time Stamp and Interrupt Controlled Clock Output functions:

- Seconds Register (01h) (see CLOCK REGISTERS)
- Minutes Register (02h) (see CLOCK REGISTERS)
- Hours Register (03h) (see CLOCK REGISTERS)
- Date Register (05h) (see CALENDAR REGISTERS)
- Month Register (06h) (see CALENDAR REGISTERS)
- Year Register (07h ) (see CALENDAR REGISTERS)
- TLow Threshold Register (16h) (see TEMPERATURE THRESHOLDS REGISTERS)
- TS TLow Count Register (18h) (see TIME STAMP TLOW REGISTERS)
- TS TLow Seconds (19h) (see TIME STAMP TLOW REGISTERS)
- TS TLow Minutes (1Ah) (see TIME STAMP TLOW REGISTERS)
- TS TLow Hours (1Bh) (see TIME STAMP TLOW REGISTERS)
- TS TLow Date (1Ch) (see TIME STAMP TLOW REGISTERS)
- TS TLow Month (1Dh) (see TIME STAMP TLOW REGISTERS)
- TS TLow Year (1Eh) (see TIME STAMP TLOW REGISTERS)
- TLF flag (see STATUS REGISTER, 0Dh Status)
- TLE and TLIE bits (see CONTROL REGISTERS, 12h Control 3)
- TLR and TLOW bits (see TIME STAMP CONTROL REGISTER, 13h Time Stamp Control)
- INTDE and CTLIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)

### See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any timer settings for the Temperature Low Interrupt, it is recommended to write a 0 to the TLE and TLIE bits to prevent inadvertent interrupts on  $\overline{INT}$  pin. When the STOP bit value is 1, the Temperature Low Interrupt function cannot provide new data because the 1 Hz tick is stopped and because temperature measurement, temperature compensation and temperature comparison with the TLT value is stopped. When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the time is synchronized and the 100<sup>th</sup> Seconds register is reset to 00 (see TIME SYNCHRONIZATION).

When the Temperature Low Interrupt function is not used, the TLow Threshold register (16h) can be used as RAM byte. In such case, be sure to write a 0 to the TLE and TLIE bits (if the TLE and TLIE bit values are 1 and the TLow Threshold register is used as RAM register, INT may change to low level unintentionally).

Procedure to use the Temperature Low Interrupt, TLow Time Stamp and Interrupt Controlled Clock Output functions:

- 1. Initialize bits TLE and TLIE to 0.
- 2. Clear flag TLF to 0.
- 3. Enter the desired Temperature Low Threshold value TLT.
- Set TLOW bit to 1 if the last occurred event has to be recorded and TS TLow registers are overwritten. Hint: The TS TLow Count register always counts events, regardless of the settings of the override bit TLOW.
- 5. Write 1 to TLR bit, to reset all Time Stamp TLow registers to 00h. With this reset, the TLF flag is also automatically reset to 0. The TLR bit always returns 0 when read.
- 6. Set CTLIE bit to 1 if you want to enable clock output when temperature low interrupt occurs. See also CLOCK OUTPUT SCHEME.
- 7. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 8. Set TLIE bit to 1 if you want to get a hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.
- 9. Set the TLE bit from 0 to 1 to start the Temperature Low detection.

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

# 4.13. TEMPERATURE HIGH INTERRUPT FUNCTION

The Temperature High Interrupt and the Time Stamp THigh function are enabled by the control bits THE and THIE. The Temperature High Threshold value THT which is compared with the TEMP [11:4] value can be defined in register 17h.

If enabled (THE = 1 and THE =1 and THF flag was cleared to 0 before) and TEMP [11:4] > THT is detected (automatic temperature measurement is carried out once per second), the clock and calendar registers are captured and copied into the Time Stamp THigh registers, the  $\overline{INT}$  is issued and the THF flag is set to 1 to indicate that a temperature high event has occurred.

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

When bit THIE is set to 1, the internal signal (THI) of the temperature high event interrupt can be used to enable the clock output on CLKOUT pin automatically. See PROGRAMMABLE CLOCK OUTPUT.

## 4.13.1. TEMPERATURE HIGH DIAGRAM

Diagram of the Temperature High Interrupt function. Example with Temperature High detection enabled (THE = 1):



Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

## 4.13.2. USE OF THE TEMPERATURE HIGH INTERRUPT

The following registers and bits are related to the Temperature LHigh Interrupt, THigh Time Stamp and Interrupt Controlled Clock Output functions:

- Seconds Register (01h) (see CLOCK REGISTERS)
- Minutes Register (02h) (see CLOCK REGISTERS)
- Hours Register (03h) (see CLOCK REGISTERS)
- Date Register (05h) (see CALENDAR REGISTERS)
- Month Register (06h) (see CALENDAR REGISTERS)
- Year Register (07h ) (see CALENDAR REGISTERS)
- THigh Threshold Register (17h) (see TEMPERATURE THRESHOLDS REGISTERS)
- TS THigh Count Register (1Fh) (see TIME STAMP THIGH REGISTERS)
- TS THigh Seconds (20h) (see TIME STAMP THIGH REGISTERS)
- TS THigh Minutes (21h) (see TIME STAMP THIGH REGISTERS)
- TS THigh Hours (22h) (see TIME STAMP THIGH REGISTERS)
- TS THigh Date (23h) (see TIME STAMP THIGH REGISTERS)
- TS THigh Month (24h) (see TIME STAMP THIGH REGISTERS)
- TS THigh Year (25h) (see TIME STAMP THIGH REGISTERS)
- THF flag (see STATUS REGISTER, 0Dh Status)
- THE and THIE bits (see CONTROL REGISTERS, 12h Control 3)
- THR and THOW bits (see TIME STAMP CONTROL REGISTER, 13h Time Stamp Control)
- INTDE and CTHIE bits (see CLOCK INTERRUPT MASK REGISTER, 14h Clock Interrupt Mask)

See also INTERRUPT CONTROLLED CLOCK OUTPUT.

Prior to entering any timer settings for the Temperature High Interrupt, it is recommended to write a 0 to the THE and THIE bits to prevent inadvertent interrupts on INT pin. When the STOP bit value is 1, the Temperature High Interrupt function cannot provide new data because the 1 Hz tick is stopped and because temperature measurement, temperature compensation and temperature comparison with the THT value is stopped. When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the time is synchronized and the 100<sup>th</sup> Seconds register is reset to 00 (see TIME SYNCHRONIZATION).

When the Temperature High Interrupt function is not used, the THigh Threshold register (17h) can be used as RAM byte. In such case, be sure to write a 0 to the THE and THIE bits (if the THE and THIE bit values are 1 and the THigh Threshold register is used as RAM register, INT may change to low level unintentionally).

Procedure to use the Temperature High Interrupt, THigh Time Stamp and Interrupt Controlled Clock Output functions:

- 1. Initialize bits THE and THIE to 0.
- 2. Clear flag THF to 0.
- 3. Enter the desired Temperature High Threshold value THT.
- 4. Set THOW bit to 1 if the last occurred event has to be recorded and TS THigh registers are overwritten. Hint: The TS THigh Count register always counts events, regardless of the settings of the override bit THOW.
- 5. Write 1 to THR bit, to reset all Time Stamp THigh registers to 00h. With this reset, the THF flag is also automatically reset to 0. The THR bit always returns 0 when read.
- 6. Set CTHIE bit to 1 if you want to enable clock output when temperature high interrupt occurs. See also CLOCK OUTPUT SCHEME.
- 7. Set INTDE bit to 1 if you want to enable interrupt Delay after CLKOUT On.
- 8. Set THIE bit to 1 if you want to get a hardware interrupt on INT pin or if you want to use the Interrupt Controlled Clock Output function.
- 9. Set the THE bit from 0 to 1 to start the Temperature High detection.

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

# 4.14. AUTOMATIC BACKUP SWITCHOVER INTERRUPT FUNCTION

The Automatic Backup Switchover Interrupt function generates an interrupt event when the BSM field (EEPROM C0h) is set to 01 (DSM) or 10 (LSM) and a switchover from VDD Power state to VBACKUP Power state occurs.

If enabled (BSIE = 1 and BSF flag was cleared to 0 before) and a Backup Switchover is detected, the  $\overline{INT}$  is issued and the BSF flag is set to 1 to indicate that a Backup Switchover has occurred.

A debounce logic provides a debounce time  $t_{DEB}$  which will filter  $V_{DD}$  oscillation when switchover function will switch back from  $V_{BACKUP}$  to  $V_{DD}$ . I<sup>2</sup>C access is again possible in VDD Power state (and if  $V_{DD} \ge 1.4$  V) after the debounce time  $t_{DEB}$ .

- $t_{\text{DEB}}$  MAX = 1 ms, when internal voltage was always above V<sub>LOW</sub> (typical 1.2 V). VLF = 0.
- t<sub>DEB</sub> MAX = 1000 ms, when internal voltage was between V<sub>LOW</sub> (typical 1.2 V) and V<sub>POR</sub> (maximum 1.05 V).
   VLF = 1. See also BACKUP AND RECOVERY AC ELECTRICAL CHARACTERISTICS.

### 4.14.1. AUTOMATIC BACKUP SWITCHOVER DIAGRAM

Diagram of the Automatic Backup Switchover Interrupt function:



### 4.14.2. USE OF THE AUTOMATIC BACKUP SWITCHOVER INTERRUPT

The following field and bits are related to the Automatic Backup Switchover Interrupt function:

- BSF flag (see TEMPERATURE REGISTERS, 0Eh Temperature LSBs)
- BSIE bit (see CONTROL REGISTERS, 12h Control 3)
- BSM field (see EEPROM PMU REGISTER, C0h EEPROM PMU)

#### See also EEPROM READ/WRITE.

Prior to entering any other settings, it is recommended to write a 0 to the BSIE bit to prevent inadvertent interrupts on  $\overline{INT}$  pin.

Procedure to use the Automatic Backup Switchover Interrupt function:

- 1. Initialize bit BSIE to 0.
- 2. Clear flag BSF to 0.
- 3. Choose the Backup Switchover Mode (DSM or LSM) and write the corresponding value in the BSM field.
- 4. Set the BSIE bit to 1 if you want to get a hardware interrupt on INT pin.

# 4.15. POWER ON RESET INTERRUPT FUNCTION

The Power On Reset Interrupt function is enabled by the PORIE control bit (EEPROM C1h). The PORIE bit has to be set beforehand in the EEPROM, not only in the RAM (see EEPROM READ/WRITE).

When a  $V_{DD}$  startup from below  $V_{POR}$  (TYP 0.95 V) in VDD Power state is detected, the PORF flag is set to 1 to indicate that a Power On Reset has occurred and when the PORIE bit is 1 the  $\overline{INT}$  pin goes to low level. The data in the device are no longer valid and all registers must be initialized. The value 1 is retained until a 0 is written by the user. See also POWER ON AC ELECTRICAL CHARACTERISTICS.

## 4.15.1. POWER ON RESET DIAGRAM

Diagram of the Power On Reset Interrupt function: Example with Power On Reset Interrupt and CLKOUT enabled.



- <sup>(1)</sup> CLKOUT is set to LOW, after power on reset  $t_{POR}$  = typical 6 ms where CLKOUT is high-impedance (Hi-Z).
- <sup>(2)</sup> Flag PORF is set because  $V_{DD}$  was below  $V_{POR}$  (Power On Reset event detected).
- <sup>③</sup> If the PORIE bit (EEPROM C1h) was set to 1 beforehand (in EEPROM), the PORIE bit in the RAM mirror is set to 1 after the typical start-up time t<sub>START</sub> = 0.1 s including the first refreshment time t<sub>PREFR</sub> = ~66 ms and the INT pin output goes LOW.
- ④ CLKOUT is enabled after a typical delay time t<sub>DELAY</sub>, which depends on the selected frequency (synchronized enable). See POWER ON AC ELECTRICAL CHARACTERISTICS.
- <sup>(5)</sup> The PORF flag retains 1 until it is cleared to 0 by software.
- <sup>(6)</sup> While the PORF flag is 1, the  $\overline{INT}$  status can be controlled by the PORIE bit.
- If the INT pin is LOW, its status changes as soon as the PORF flag is cleared to 0. Note: When V<sub>DD</sub> voltage falls below V<sub>POR</sub>, PORF is automatically cleared to 0.
- <sup>⑧</sup> Like <sup>③</sup>

Or else, if the PORIE bit (EEPROM 21h) was set to 0 beforehand (in EEPROM), the PORIE bit in the RAM is set to 0 after the typical start-up time  $t_{START} = 0.1$  s and the  $\overline{INT}$  pin output remains HIGH.

### 4.15.2. USE OF THE POWER ON RESET INTERRUPT

The following registers and bits are related to the Power On Reset Interrupt function:

- PORF flag (see STATUS REGISTER, 0Dh Status)
- PORIE bit (see EEPROM OFFSET REGISTER, C1h EEPROM Offset)

See also EEPROM READ/WRITE.

The PORIE bit has to be set beforehand in the EEPROM, not in the RAM.

Procedure to use the Power On Reset Interrupt function:

- 1. In the EEPROM, set the PORIE bit to 1 if you want to get a hardware interrupt on INT pin at the next Power On Reset event. Procedure according to EEPROM READ/WRITE.
- 2. The first interrupt will occur after the next POR event.

# 4.16. VOLTAGE LOW INTERRUPT FUNCTION

The Voltage Low Interrupt function generates an interrupt event when a voltage drop of the internal power supply voltage below  $V_{LOW}$  (typical 1.2 V) is detected. The sampling frequency is 1 Hz. If the internal voltage ( $V_{DD}$  or  $V_{BACKUP}$ ) is below  $V_{LOW}$ , the temperature compensation is stopped, CLKOUT is LOW and the I<sup>2</sup>C interface is disabled ( $V_{DD} < 1.4$  V). The interrupt enable bit VLIE is located in the EEPROM Register C1h.

If enabled (VLIE = 1 and VLF flag was cleared to 0 before) and a voltage drop below  $V_{LOW}$  is detected, the  $\overline{INT}$  is issued and the VLF flag is set to 1 to indicate that a Voltage Low event has occurred. The VLF value of 1 indicates that the data in the device may no longer be valid and all registers should be reinitialized. The value 1 is retained until a 0 is written by the user (no automatic cancellation). If the internal voltage is below  $V_{LOW}$ , the temperature compensation is stopped, CLKOUT is LOW and the l<sup>2</sup>C interface is disabled ( $V_{DD} < 1.4$  V).

## 4.16.1. VOLTAGE LOW DIAGRAM

Diagram of the Voltage Low Interrupt function: Example with CLKOUT enabled.



- <sup>①</sup> If the VLIE bit (EEPROM C1h) was set to 1 beforehand (in EEPROM), the VLIE bit in the RAM mirror is set to 1 after the start-up time t<sub>START</sub> = 0.1 s including the first refreshment time t<sub>PREFR</sub> = ~66 ms.
- V<sub>DD</sub> voltage drops below V<sub>LOW</sub> (typical 1.2 V) to a voltage greater than the minimum timekeeping voltage (typical 1.1 V). Temperature compensation is stopped and I<sup>2</sup>C access (V<sub>DD</sub> < 1.4 V) is disabled.</p>
- <sup>③</sup> After a delay of < 1 second, V<sub>DD</sub> ≤ V<sub>LOW</sub> is detected, VLF flag is set and if VLIE bit is 1 the INT pin output goes LOW. CLKOUT also goes LOW.
- W VLF flag cannot be read or cleared to 0 while the I<sup>2</sup>C access is disabled.
- <sup>(5)</sup> V<sub>DD</sub> voltage rises again above V<sub>LOW</sub> (typical 1.2 V). Temperature compensation and I<sup>2</sup>C access (V<sub>DD</sub> ≥ 1.4 V) is enabled. The VLF flag retains 1 until it is cleared to 0 by software.
- <sup>(6)</sup> After a delay of < 1 second, V<sub>DD</sub> > V<sub>LOW</sub>. CLKOUT is enabled.
- $^{\textcircled{O}}$  While the VLF flag is 1, the  $\overline{\text{INT}}$  status can be controlled by the VLIE bit.
- <sup>®</sup> If the INT pin is LOW, its status changes as soon as the VLF flag is cleared to 0.

### 4.16.2. USE OF THE VOLTAGE LOW INTERRUPT

The following bits are related to the Voltage Low Interrupt function:

- VLF flag (see STATUS REGISTER, 0Dh Status)
- VLIE bit (see EEPROM OFFSET REGISTER, C1h EEPROM Offset)

#### See also EEPROM READ/WRITE.

Prior to entering any other settings, it is recommended to write a 0 to the VLIE bit to prevent inadvertent interrupts on  $\overline{INT}$  pin.

Procedure to use the Voltage Low Interrupt function:

- 1. Initialize bit VLIE to 0.
- 2. Clear flag VLF to 0.
- 3. Set the VLIE bit to 1 if you want to get a hardware interrupt on INT pin.

Application note: Since the Voltage Low Interrupt function can only detect a slow voltage sink rate (e.g. < 0.1 V/s), it is used as a low battery or an end-of-life (EOL) indicator. The Voltage Low signal can be output via the  $\overline{INT}$  pin.

- Note that the POR generated at startup has the VLF flag automatically cleared to 0. Should the power-up time erroneously exceed to long, a low voltage can be detected between V<sub>POR</sub> and V<sub>LOW</sub> (VLF flag is set).
- Note that the sampling frequency of the internal voltage (V<sub>DD</sub> or V<sub>BACKUP</sub>) is 1 Hz.
- Note that the Voltage Low Interrupt function cannot be used for a fast voltage drop detection.

Example of rapid voltage changes (in the VDD Power state to show CLKOUT behavior):

- If the voltage drops rapidly from V<sub>DD</sub> > V<sub>LOW</sub> to V<sub>DD</sub> ≤ V<sub>POR</sub>, sampling is missed and no interrupt is generated (VLF flag not set). CLKOUT turns off immediately.
- When V<sub>DD</sub> rises again rapidly from V<sub>DD</sub> ≤ V<sub>POR</sub> to V<sub>DD</sub> > V<sub>LOW</sub>, sampling is missed and no interrupt is generated (VLF flag not set). But as an exception, CLKOUT turns on immediately and not with the usual latency due to the 1 Hz sampling.

# 4.17. TIME STAMP TLOW FUNCTION

The Time Stamp TLow function is enabled by the control bit TLE.

If TEMP [11:4] < TLT is detected (automatic temperature measurement is carried out once per second), the clock and calendar registers are captured and copied into the Time Stamp TLow registers. When the TLOW bit is set to 0 and if the Time Stamp TLow registers were previously initialized to zero by writing 1 to the TLR bit, only one (the first) event is recorded. When the TLOW bit is set to 1, the last occurred event is recorded and TS TLow registers (TS TLow Seconds to TS TLow Year) are overwritten. The TS TLow Count register always counts events, regardless of the settings of the override bit TLOW.

When writing 1 to TLR bit, all seven time stamp registers (TS TLow Count to TS TLow Year) are reset to 00h and the TLF flag is automatically cleared to 0. The TLR bit always returns 0 when read. Hint: All Time Stamp TLow registers are also reset to 00h at POR. Before using the Time Stamp TLow function, it is recommended to write 1 to TLR bit. When the STOP bit value is 1, the Temperature Low Interrupt function cannot provide new data because the 1 Hz tick is stopped and because temperature measurement, temperature compensation and temperature comparison with the TLT value is stopped. When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the time is synchronized and the 100<sup>th</sup> Seconds register is reset to 00 (see TIME SYNCHRONIZATION).

Procedure for using the Time Stamp TLow function:

- 1. Initialize bits TLE and TLIE to 0.
- 2. Select TLOW (0 or 1) and clear TLF flag (or automatically done in the following step).
- 3. Write 1 to TLR bit, to reset all Time Stamp TLow registers to 00h. The TLF flag is automatically cleared to 0 when writing 1 to the TLR bit. Bit TLR always returns 0 when read.
- 4. Initialize the TEMPERATURE LOW INTERRUPT FUNCTION.
- 5. Set the TLE bit to 1 to enable the Time Stamp TLow function.

Hint: The INT signal is issued when TLIE bit is set to 1. The TLF flag is set to 1 to indicate that a temperature low event has occurred.

Hint: For the Time Stamp TLow function, all TS TLow registers are responsible for detecting first or last event (TLOW). When all TS TLow registers are 00h a First Event is allowed by the function. See also the following scheme:

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

### TS-3032-C7

### 4.17.1. TIME STAMP TLOW SCHEME

### Time Stamp TLow scheme:



- (1) When TLOW bit is set to 1 the TS TLow registers (TS TLow Seconds to TS TLow Year) are overwritten. The last occurred event is recorded. When TLOW bit is set to 0, the TS TLow registers are overwritten once only. To initialize or reinitialize the first event function, the Time Stamp TLow registers have to be cleared by writing 1 to the TLR bit (POR has same effect). The TS TLow Count register always counts events, regardless of the settings of the override bit TLOW.
- (2) If all TS TLow register = 00h, a first event can be timestamped.
- (3) When writing 1 to TLR bit, all seven time stamp registers (TS TLow Count to TS TLow Year) are reset to 00h and the TLF flag is automatically cleared to 0. The TLR bit always returns 0 when read.
- (4) Changing STOP bit from 1 to 0, or writing to the Seconds register, or when the ESYN bit is 1 in case of an External Event detection on EVI pin do not create an extra 1 Hz tick for the Seconds register.
- (5) During I<sup>2</sup>C read access to the TS TLow registers the time stamp capture function is blocked.
- (6) Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

See also Interrupt Scheme (part 2/3) in section INTERRUPT SCHEME.

## 4.18. TIME STAMP THIGH FUNCTION

The Time Stamp THigh function is enabled by the control bit THE.

If TEMP [11:4] > THT is detected (automatic temperature measurement is carried out once per second), the clock and calendar registers are captured and copied into the Time Stamp THigh registers. When the THOW bit is set to 0 and if the Time Stamp THigh registers were previously initialized to zero by writing 1 to the THR bit, only one (the first) event is recorded. When the THOW bit is set to 1, the last occurred event is recorded and TS THigh registers (TS THigh Seconds to TS THigh Year) are overwritten. The TS THigh Count register always counts events, regardless of the settings of the override bit THOW.

When writing 1 to THR bit, all seven time stamp registers (TS THigh Count to TS THigh Year) are reset to 00h and the THF flag is automatically cleared to 0. The THR bit always returns 0 when read. Hint: All Time Stamp THigh registers are also reset to 00h at POR. Before using the Time Stamp THigh function, it is recommended to write 1 to THR bit.

When the STOP bit value is 1, the Temperature High Interrupt function cannot provide new data because the 1 Hz tick is stopped and because temperature measurement, temperature compensation and temperature comparison with the THT value is stopped. When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the time is synchronized and the 100<sup>th</sup> Seconds register is reset to 00 (see TIME SYNCHRONIZATION).

Procedure for using the Time Stamp THigh function:

- 1. Initialize bits THE and THIE to 0.
- 2. Select THOW (0 or 1) and clear THF flag (or automatically done in the following step).
- 3. Write 1 to THR bit, to reset all Time Stamp THigh registers to 00h. The THF flag is automatically cleared to 0 when writing 1 to the THR bit. Bit THR always returns 0 when read.
- 4. Initialize the TEMPERATURE HIGH INTERRUPT FUNCTION.
- 5. Set the THE bit to 1 to enable the Time Stamp THigh function.

Hint: The INT signal is issued when THIE bit is set to 1. The THF flag is set to 1 to indicate that a temperature high event has occurred.

Hint: For the Time Stamp THigh function, all TS THigh registers are responsible for detecting first or last event (THOW). When all TS THigh registers are 00h a First Event is allowed by the function. See also the following scheme:

Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

### TS-3032-C7

### 4.18.1. TIME STAMP THIGH SCHEME

### Time Stamp THigh scheme:



- (1) When THOW bit is set to 1 the TS THigh registers (TS THigh Seconds to TS THigh Year) are overwritten. The last occurred event is recorded. When THOW bit is set to 0, the TS THigh registers are overwritten once only. To initialize or reinitialize the first event function, the Time Stamp THigh registers have to be cleared by writing 1 to the THR bit (POR has same effect). The TS THigh Count register always counts events, regardless of the settings of the override bit THOW.
- (2) If all TS THigh register = 00h, a first event can be timestamped.
- (3) When writing 1 to THR bit, all seven time stamp registers (TS THigh Count to TS THigh Year) are reset to 00h and the THF flag is automatically cleared to 0. The THR bit always returns 0 when read.
- (4) Changing STOP bit from 1 to 0, or writing to the Seconds register, or when the ESYN bit is 1 in case of an External Event detection on EVI pin do not create an extra 1 Hz tick for the Seconds register.
- (5) During I<sup>2</sup>C read access to the TS THigh registers the time stamp capture function is blocked.
- (6) Note that the THF and TLF flags are always reset whenever the register 0Dh Status is written to (using 0s or 1s).

See also Interrupt Scheme (part 2/3) in section INTERRUPT SCHEME.

### TS-3032-C7

# 4.19. TIME STAMP EVI FUNCTION

The Time Stamp EVI function is always enabled.

When an External Event on EVI pin is detected, the clock and calendar registers are captured and copied into the Time Stamp EVI registers. When the EVOW bit is set to 0 and if the Time Stamp EVI registers were previously initialized to zero by writing 1 to the EVR bit, only one (the first) event is recorded. When the EVOW bit is set to 1, the last occurred event is recorded and TS EVI registers (TS EVI 100<sup>th</sup> Seconds to TS EVI Year) are overwritten. The TS EVI Count register always counts events, regardless of the settings of the override bit EVOW.

When writing 1 to EVR bit, all eight time stamp registers (TS EVI Count to TS EVI Year) are reset to 00h. Bit EVR can be left at 1. Writing or overwriting a 1 causes reset. Hint: When EVI pin = HIGH, all Time Stamp EVI registers are also reset to 00h at POR. Before using the Time Stamp EVI function, it is recommended to write 1 to EVR bit.

When STOP bit is set to 1 the interrupt function is still working, but because the 1 Hz tick is stopped and 100<sup>th</sup> Seconds register is reset to 00, it cannot provide useful data. When writing to the Seconds register or when the ESYN bit is 1 in case of an External Event detection on EVI pin the time is synchronized and the 100<sup>th</sup> Seconds register is reset to 00 (the ESYN bit function does first the Time Stamp EVI, then clears 100<sup>th</sup> Seconds register) (see TIME SYNCHRONIZATION).

Procedure for using the Time Stamp EVI function:

- 1. Initialize bit EIE to 0.
- 2. Select EVOW (0 or 1) and clear EVF flag.
- 3. Write 1 to EVR bit, to reset all Time Stamp EVI registers to 00h. EVR may remain set. No further reset occurs.

Hint: EVF flag is not reset by the EVR bit function.

4. Initialize the EXTERNAL EVENT INTERRUPT FUNCTION.

Hint: The INT signal is issued when EIE bit is set to 1. The EVF flag is set to 1 to indicate that an external event has occurred.

Caution: For the Time Stamp EVI function, only the TS EVI Count register is responsible for detecting first or last event (EVOW), and therefore, always after an overflow of the TS EVI Count register from 255 to 0, a new First Event is allowed by the function (see also TIME STAMP EVI SCHEME).

### TS-3032-C7

### 4.19.1. TIME STAMP EVI SCHEME

#### Time Stamp EVI scheme:



- (1) When EVOW bit is set to 1 the TS EVI registers (TS EVI 100<sup>th</sup> Seconds to TS EVI Year) are overwritten. The last occurred event is recorded. When EVOW bit is set to 0, the TS EVI registers are overwritten once only. To initialize or reinitialize the first event function, the Time Stamp EVI registers have to be cleared by writing 1 to the EVR bit (POR has same effect, when EVI pin = HIGH). The TS EVI Count register always counts events, regardless of the settings of the override bit EVOW. Counting: After overflow of the TS EVI Count register from 255 to 0, o now Eirst Event is performed.
- Caution: After overflow of the TS EVI Count register from 255 to 0, a new First Event is performed.
- (2) If TS EVI Count register = 00h, a first event can be timestamped.
- (3) When writing 1 to EVR bit, all eight time stamp registers (TS EVI Count to TS EVI Year) are reset to 00h. Bit EVR can be left at 1. Writing or overwriting a 1 causes reset.
- (4) When an External Event occurs, the Time Stamp EVI is created first and then the 100<sup>th</sup> Seconds register is cleared to 00. After the event detection, the ESYN bit is reset to 0 automatically.
- (5) Changing STOP bit from 1 to 0, or writing to the Seconds register, or when the ESYN bit is 1 in case of an External Event detection on EVI pin do not create an extra 1 Hz tick for the Seconds register.
- (6) During  $I^2C$  read access to the TS EVI registers the time stamp capture function is blocked.

See also Interrupt Scheme (part 2/3) in section INTERRUPT SCHEME.

## 4.20. TEMPERATURE REFERENCE ADJUSTMENT

The Temperature Reference 16-bit value TREF can be used to calibrate the Temperature value TEMP of the Digital Thermometer. The adjustment of TREF is purely digital and has only the effect of shifting the linear curve of the thermometer vertically up or down. This is a one-point setting and is usually made at room temperature for post PCB soldering temperature variation compensation. The change in TREF has no effect on the temperature compensation of the RTC.

The TREF value contains a two's complement number with a minimum adjustment step (one LSB) of  $\pm 1/128 = \pm 0.0078125$ °C. The preconfigured (Factory Calibrated) TREF value may be changed by the user (see EEPROM TEMPERATURE REFERENCE REGISTERS). Note the following special formulas for conversion to °C and back.

### 4.20.1. TREF VALUE DETERMINATION

The following registers and fields are related to the Temperature Reference value TREF:

- TEMP [3:0] field (see TEMPERATURE REGISTERS, 0Eh Temperature LSBs)
- TEMP [11:4] field (see TEMPERATURE REGISTERS, 0Fh Temperature MSBs)
- TREF [7:0] field (see EEPROM TEMPERATURE REFERENCE REGISTERS, C4h EEPROM TReference 0)
- TREF [15:8] field (see EEPROM TEMPERATURE REFERENCE REGISTERS, C5h EEPROM TReference 1)

See also EEPROM READ/WRITE.

Formulas for conversion from 16-bit TREF value to TREF value in °C and back (see also table below):

TREF in °C = 
$$\left(\frac{\text{TREF}}{128} - 0.5\right)$$
°C  
TREF = (TREF in °C + 0.5°C) ×  $\frac{128}{°C}$ 

A new 16-bit reference value TREF is determined by the following process:

- 1. Make an exact temperature measurement Ttarget in °C with an external temperature measurement device at room temperature and read out the 12-bit TEMP value of the temperature registers at the same time. The measurement sensor for Ttarget must be as close as possible to the TS-3032-C7.
- 2. Convert the 12-bit TEMP value into the TEMP value in °C (see TEMPERATURE REGISTERS).
- 3. Calculate the temperature difference  $\Delta T = T$ target TEMP, all in °C.
- 4. Read the 16-bit TREF value.
- 5. Convert the TREF value in °C (see formula above).
- 6. Calculate the new TREF = TREF +  $\Delta$ T, all in °C.
- 7. Convert the new TREF value in °C into the 16-bit TREF value (see formula above).
- 8. Write the new TREF value to the registers.

Example:

- 1. Ttarget =  $26^{\circ}$ C, TEMP = 384d
- 2. TEMP =  $384/16 = 24^{\circ}C$
- 3.  $\Delta T = Ttarget TEMP = 26^{\circ}C 24^{\circ}C = +2^{\circ}C$
- 4. TREF = 3059d
- 5. TREF = (3059/128 0.5)°C = 23.3984375°C
- 6. New TREF = TREF +  $\Delta$ T = 23.3984375 °C + 2°C = 25.3984375 °C
- 7. New TREF = (new TREF in °C + 0.5°C) × 128/°C = (25.3984375°C + 0.5°C) × 128/°C = 3315d
- 8. <u>New TREF = 3315d</u>

### TS-3032-C7

#### TREF (16 bits) examples:

| TREF [15:0] value   | Hexadecimal | Decimal | (Signed decimal) | TREF in °C(*) |
|---------------------|-------------|---------|------------------|---------------|
| 0001'0001'1100'0000 | 11C0        | 4544    | 4544             | 35            |
| 0001'0001'1011'1111 | 11BF        | 4543    | 4543             | 34.9921875    |
| :                   | :           | :       | :                | :             |
| 0000'1100'1100'0001 | 0CC1        | 3265    | 3265             | 25.0078125    |
| 0000'1100'1100'0000 | 0000        | 3264    | 3264             | 25            |
| 0000'1100'1011'1111 | 0CBF        | 3263    | 3263             | 24.9921875    |
| :                   | :           | :       | :                | :             |
| 0000'0111'1100'0001 | 07C1        | 1985    | 1985             | 15.0078125    |
| 0000'0111'1100'0000 | 07C0        | 1984    | 1984             | 15            |

(\*) TREF value in °C = (Signed decimal / 128) - 0.5 = (Signed decimal × 0.0078125) - 0.5. Note that the TREF value (a two's complement value) is used for the calibration of the room temperature value, and not to create a special temperature offset. Therefore, the range of examples is only in the positive range, and only from +15°C to +35°C.
## 4.21. TIME SYNCHRONIZATION

The time of the TS-3032-C7 can be synchronized in three ways: With the STOP bit, where the 1 Hz tick can be stopped completely, or by writing to the Seconds register, or by the ESYN bit, where the time is synchronized to an external signal.

#### 4.21.1. STOP BIT FUNCTION

The STOP bit function is used for a software-based accurate and safe starting of the time circuits.

The STOP bit is set to 1, the clock prescaler frequencies from 4096 Hz to 1 Hz are stopped and reset and thus no 1 Hz ticks are generated and a possible currently memorized 1 Hz update is also reset. The 100<sup>th</sup> Seconds register (100 Hz) is reset to 0 also. Because the upper stage of the prescaler is not reset and not stopped (8192 Hz) and the I<sup>2</sup>C interface is asynchronous, the first 1 Hz period after reset (after setting STOP bit from 1 to 0) will be 0 to 244 µs shorter than 1 second. Stopping and resetting the prescaler will stop all subsequent peripherals (clock and calendar with alarm, XTAL CLKOUT, timer clock, update timer clock, EVI input filter and temperature measurement, temperature compensation and temperature comparison with THT and TLT values. The External Event Interrupt function is still working but cannot provide useful data.

The STOP bit function will not affect the CLKOUT of 32.768 kHz (see also XTAL CLKOUT FREQUENCY SELECTION).

Scheme of the STOP bit function:



When STOP bit is set, the time registers can be set and do not increment until the STOP bit is released.

Setting the clock and calendar values using the STOP bit function:

- 1. Set STOP bit to 1 to prevent a timer update while setting the time.
- Write the desired clock and calendar values to the registers (year, month, date, weekday, hours, minutes and seconds). The 100<sup>th</sup> Seconds register is automatically cleared to 00 when setting the STOP bit to 1.
   Delegee STOP bit to 0 to stort the time size vite.
- 3. Release STOP bit to 0 to start the time circuits.
- 4. The first 1 Hz period is started at the I<sup>2</sup>C Acknowledge from TS-3032-C7 after writing to the Control 2 register.



110/154

#### 4.21.2. WRITING TO SECONDS REGISTER

Writing to the Seconds register is used for a software-based accurate and safe starting of the time circuits (synchronization).

When writing to the Seconds register, the clock prescaler frequencies from 4096 Hz to 1 Hz are reset and a possible currently memorized 1 Hz update is also reset. The 100<sup>th</sup> Seconds register (100 Hz) is reset to 0 also. Because the upper stage of the prescaler is not reset (8192 Hz) and the I<sup>2</sup>C interface is asynchronous, the first 1 Hz period after reset will be 0 to 244 µs shorter than 1 second. Resetting the prescaler affects the length of the current clock period of all subsequent peripherals (clock and calendar, XTAL CLKOUT, timer clock, update timer clock, temperature sensing and EVI input filter).

Writing to the Seconds register will not affect the CLKOUT of the 32.768 kHz (see also XTAL CLKOUT FREQUENCY SELECTION).

Scheme of the reset function when writing to the Seconds register:



Setting the clock and calendar values using the reset function when writing to the Seconds register:

- 1. Write the desired clock and calendar values (within 950 ms) to the registers (seconds, minutes, hours, weekday, date, month and year).
- 2. The first 1 Hz period is started at the I<sup>2</sup>C Acknowledge from TS-3032-C7 after writing to the Seconds register.

Timing of the reset function when writing to the Seconds register:



#### 4.21.3. ESYN BIT FUNCTION

The External Event (EVI) Synchronization bit ESYN is used for an external event triggered highly accurate time adjustment (synchronizing).

If the ESYN bit is 1 and in case of an External Event detection on the EVI pin, the clock prescaler frequencies from 4096 Hz to 1 Hz are reset and a possible currently memorized 1 Hz update is also reset. The 100<sup>th</sup> Seconds register (100 Hz) is reset to 0 also. Because the upper stage of the prescaler is not reset (8192 Hz) and the I<sup>2</sup>C interface is asynchronous, the first 1 Hz period after reset will be 0 to 244 µs shorter than 1 second. Resetting the prescaler affects the length of the current clock period of all subsequent peripherals (clock and calendar, XTAL CLKOUT, timer clock, update timer clock, temperature sensing and EVI input filter). After the event detection, the ESYN bit is reset to 0 automatically.

The external triggered time adjustment will not affect the CLKOUT of the 32.768 kHz (see also XTAL CLKOUT FREQUENCY SELECTION).

#### Scheme of the ESYN bit function:



Setting the clock and calendar values synchronous to an External Event detection on EVI pin:

- 1. Initialize the External Event Function according to USE OF THE EXTERNAL EVENT INTERRUPT with bit ESYN set to 1.
- When interrupt pin INT is triggered by the External Event Function, write the desired clock and calendar values to the registers (year, month, date, weekday, hours, minutes and seconds). The 100<sup>th</sup> Seconds register is cleared to 00 automatically.
- Note that when you write to the Seconds register, the time is synchronized again.
- 3. After the event detection, the ESYN bit is reset to 0 automatically.

See also EXTERNAL EVENT INTERRUPT FUNCTION.

Hint: The ESYN bit function does first the Time Stamp EVI, then clears 100<sup>th</sup> Seconds register.

Hint: If ESYN is 1, the synchronization function can be cancelled at any time by resetting the ESYN bit to 0.



If ESYN bit is 1 and an external event occurs, the ESYN bit is cleared automatically and the HIGH signal on CLKOUT pin does not change. The first 1 Hz period after reset will be 0 to 244 µs shorter than 1 second.

## 4.22. USER PROGRAMMABLE PASSWORD

After a Power up and the first refreshment of  $t_{PREFR} = ~66$  ms, the Password PW registers (RAM 39h to 3Ch) are reset to 00h and the value in EEPWE (EEPROM CAh) and the values in the EEPROM Password EEPW registers (EEPROM C6h to C9h) are copied from EEPROM to the corresponding RAM mirror.

The first four Password registers (PW), in case of the use of the function (enabled by writing 255 into the EEPROM Password Enable register EEPWE), are necessary to be able to write in all writable registers that have the convention WP (time, control, user RAM, configuration EEPROM and user EEPROM registers). The 32-Bit Password PW is compared with the 32 bits stored in the RAM mirror of the EEPW registers (see PASSWORD REGISTERS, EEPROM PASSWORD REGISTERS and EEPROM PASSWORD ENABLE REGISTER).

Caution: The number of possible passwords is  $2^{32} \approx 4.3 \times 10^9 = 4.3$  billion.

#### 4.22.1. ENABLE/DISABLE WRITE PROTECTION

If the write protection function is enabled by writing 255 in register EEPWE (EEPROM CAh), it remains possible to read all the registers except the EEPROM registers. The EEPROM registers cannot be read because it cannot be written to the EE Address and EE Command registers. If the function is not enabled, read and write are possible for all corresponding registers.

If the write protection function is enabled, it is necessary to first write the correct 32-Bit Password PW (PW = EEPW) (Unlock), before any attempt to write in the RAM registers and to read and write in the EEPROM registers.

Once the user is finished with the write access and subsequently the write protection is still enabled or enabled again (by writing 255 in EEPROM register EEPWE), it is necessary to write an incorrect password (PW  $\neq$  EEPW) into the Password PW registers in order to write-protect (Lock) the registers. See program sequences below and FLOWCHART.

Enable write protection:

- 1. Initial state (POR): WP-Registers are Not write-protected (EEPWE ≠ 255)
- Reference password is stored in the RAM mirror of EEPW (addrs C6h to C9h) 2. Disable automatic refresh by setting EERD = 1
- 3. Enable password function by entering EEPWE = 255 (RAM mirror address CAh)
- 4. Enter the correct password PW (PW = EEPW) to unlock write protection (RAM addresses 39h to 3Ch)
- 5. Update EEPROM (all Configuration RAM → EEPROM) by writing 11h to EECMD
- 6. Enable automatic refresh by setting EERD = 0
- 7. Enter an incorrect password PW (PW ≠ EEPW) to lock the device (RAM addresses 39h to 3Ch)
- 8. Final state: WP-Registers are Write-protected by password (EEPWE = 255)

Disable write protection:

- 1. Initial state (POR): WP-Registers are Write-protected by password (EEPWE = 255) Reference password is stored in the RAM mirror of EEPW (addrs C6h to C9h)
- 2. Enter the correct password PW (PW = EEPW) to unlock write protection (RAM addresses 39h to 3Ch)
- 3. Disable automatic refresh by setting EERD = 1
- 4. Disable password function by entering EEPWE ≠ 255) (RAM mirror address CAh)
- 5. Update EEPROM (all Configuration RAM → EEPROM) by writing 11h to EECMD
- 6. Enable automatic refresh by setting EERD = 0
- 7. Final state: WP-Registers are Not write-protected (EEPWE  $\neq$  255)

Hint: The EEPROM values of the reference password in the EEPROM Password EEPW registers can be READ with the Read one EEPROM byte command (writing 22h to EECMD) when in unlocked state (registers not write-protected). This option is useful if it is not certain which password is written in the EEPW before the write protection function is enabled. The RAM mirror from the EEPW registers can never be read.

#### TS-3032-C7

#### 4.22.2. CHANGING PASSWORD

To code a new password, the user has to first enter the current (correct) Password PW (PW = EEPW) into the registers 39h to 3Ch, if the WP-Registers are write protected, and then write a value not equal to all 1 (value  $\neq$  255) in the EEPWE register (EEPROM CAh) to unlock write protection, and then write the new reference password EEPW into the EEPROM registers C6h to C9h and writing all 1 (value = 255) in the EEPWE register to enable password function. See program sequences below and FLOWCHART.

Change password if password function is enabled (EEPWE = 255):

- 1. Initial state (POR): WP-Registers are Write-protected by old reference Password EEPW Reference password is stored in the RAM mirror of EEPW (addrs C6h to C9h)
- 2. Enter old, correct password PW (PW = EEPW) to unlock write protection (RAM addresses 39h to 3Ch)
- 3. Disable automatic refresh by setting EERD = 1
- 4. Disable password function by entering EEPWE ≠ 255 (RAM mirror address CAh)
- 5. Define a new reference password in the EEPW registers (RAM mirror addresses C6h to C9h)
- 6. Enable the password function by entering EEPWE = 255 (RAM mirror address CAh)
- 7. Enter new, correct password PW (PW = EEPW) to unlock write protection (RAM addresses 39h to 3Ch)
- 8. Update EEPROM (all Configuration RAM → EEPROM) by writing 11h to EECMD
- 9. Enable automatic refresh by setting EERD = 0
- 10. Enter an incorrect password PW (PW ≠ EEPW) to lock the device (RAM addresses 39h to 3Ch)
- 11. Final state: WP-Registers are Write-protected by new reference EEPROM Password EEPW

Change password if password function is disabled (EEPWE  $\neq$  255):

- 1. Initial state (POR): Old reference password is stored in the EEPROM Password EEPW Reference password is stored in the RAM mirror of the EEPROM Password EEPW (addrs C6h to C9h)
- 2. Disable automatic refresh by setting EERD = 1
- 3. Define a new reference password in the EEPW registers (RAM mirror addresses C6h to C9h)
- 4. Update EEPROM (all Configuration RAM → EEPROM) by writing 11h to EECMD
- 5. Enable automatic refresh by setting EERD = 0
- 6. Final state: New reference password is stored in the EEPROM Password EEPW

Note that the EEPROM password EEPW = 00000000h is not a real password, because after POR the password PW is also 0000000h (PW = EEPW) and although the password function is enabled after POR refresh (EEPW = 255) the PW-Registers are unlocked.

#### 4.22.3. FLOWCHART

The following flowchart describes the programming of the enabling and disabling of the register write protection by user password and the changing of the user password and the other Configuration EEPROM registers (C0h to C5h) if write protection is enabled or disabled. In this example the Update EEPROM command (writing 11h to EECMD) is applied to write (store) data from all Configuration RAM mirror bytes (addresses C0h to CAh) into the corresponding Configuration EEPROM bytes. See also USE OF THE CONFIGURATION REGISTERS.

#### User programmable password flowchart:



# 5. TEMPERATURE COMPENSATION

## 5.1. XTAL MODE FREQUENCIES

#### Xtal 32.768 kHz

The Xtal 32.768 kHz clock is not temperature compensated. Due to its negative temperature coefficient with a parabolic frequency deviation, a change of up to -150 ppm across the standard operating temperature range from - 40°C to +85°C can result (for the extended operating range of -40°C to +105°C a frequency change of -225 ppm can result). The 32.768 kHz oscillator frequency on all devices is tested not to exceed a frequency deviation of ±50 ppm (parts per million) at 25°C.

#### Frequencies from 4096 Hz to 64 Hz

These frequencies are digitally temperature compensated with a Time Accuracy of  $\pm 2.5$  ppm over the standard temperature range from  $-40^{\circ}$ C to  $+85^{\circ}$ C and of  $\pm 20$  ppm for the extended temperature range from  $+85^{\circ}$ C to  $+105^{\circ}$ C. The clock at the 16.384 kHz level of the divider chain is modified by adding or subtracting 32.768 kHz level pulses. The pulses are added or subtracted according to the expected frequency deviation computed by the temperature compensation algorithm. The digital compensation method (adding and subtracting clock pulses) is affecting the cycle-to-cycle jitter of the digitally compensated frequencies shown below.

- 4096 Hz (Periodic Countdown Timer Interrupt)
- 1024 Hz (CLKOUT)
- 100 Hz (External Event Interrupt)
- 64 Hz (CLKOUT and Periodic Countdown Timer Interrupt)

Aging compensation can be done with the OFFSET value (see AGING CORRECTION).

#### 1 Hz and Clock / Calendar

The 1 Hz clock is temperature compensated and using both, digital coarse compensation and digital fine adjustment. The Time Accuracy and the Frequency Accuracy is ±2.5 ppm for every 1 Hz period over the standard temperature range from -40°C to +85°C and ±20 ppm for the extended temperature range from +85°C to +105°C. The temperature compensation algorithm adjusts every 1 Hz period with a resolution of about 0.1 ppm. This precise and accurate 1 Hz clock is used to increment all subsequent clock and calendar registers (see TIME ACCURACY VS. TEMPERATURE CHARACTERISTICS).

Aging compensation can be done with the OFFSET value (see AGING CORRECTION).

## 5.2. COMPENSATION VALUES

Each device is factory calibrated over the full temperature range, and the individual compensation values are stored in the EEPROM of the Digital Temperature Compensation Unit (DTCU). This EEPROM is not accessible for the user.

#### TS-3032-C7

# **5.3. AGING CORRECTION**

An aging adjustment or accuracy tuning can be done with the OFFSET value. The correction is purely digital and has only the effect of shifting the time vs. temperature curve vertically up or down. It has no effect on the time vs. temperature characteristics of the final frequency. The OFFSET value contains a two's complement number with a range of -32 to +31 adjustment steps. The minimal correction step (one LSB) is  $\pm 1/(32768 \times 128) = \pm 0.2384$  ppm. The maximum correction range is roughly  $\pm 7.4$  ppm. Note that the signed offset value OFFSET corresponds to the actual offset value of the measured frequency. The user has access to this field (see EEPROM OFFSET REGISTER).

#### 5.3.1.OFFSET VALUE DETERMINATION

The OFFSET value is determined by the following process:

- 1. Set the OFFSET field to 0 to ensure correction is not occurring.
- 2. Select the 1 Hz frequency on the CLKOUT pin.
- Measure the frequency Fmeas at the output pin in Hz. See MEASURING TIME ACCURACY AT CLKOUT PIN.
- 4. Compute the offset value required in ppm: POffset =  $((Fmeas 1) \times 1'000'000)$
- 5. Compute the offset value in steps: Offset = POffset/(1/(32768 × 128)) = POffset/(0.2384)
- 6. If Offset > 31, the frequency is too high to be corrected.
- 7. Else if  $0 \le Offset \le 31$ , set OFFSET = Offset
- 8. Else if  $-32 \leq \text{Offset} \leq -1$ , set OFFSET = Offset + 64
- 9. Else the frequency is too low to be corrected.

Examples:

- If 1.0000012 Hz is measured when the 1 Hz clock is selected, the offset is +0.0000012 Hz, which is +0.0000012 Hz / 10<sup>-6</sup> Hz = +1.2 ppm. The positive offset value is then calculated as follows: +1.2 ppm / 0.2384 ppm = +5.03, the rounded integral part is +5. In binary, OFFSET = 000101.
- If 0.9999949 Hz is measured when the 1 Hz clock is selected, the offset is -0.0000051 Hz, which is -0.0000051 Hz / 10<sup>-6</sup> Hz = -5.1 ppm. The negative offset value is then calculated as follows: -5.1 ppm / 0.2384 ppm = -21.39, the rounded integral part is -21. The unsigned value is then: -21 +64 = +43. In binary, OFFSET = 101011.

#### 5.3.2. MEASURING TIME ACCURACY AT CLKOUT PIN

The simplest method to verify the time accuracy of the Digital Temperature Compensation Unit (DTCU) is to measure the compensated 1 Hz frequency at the CLKOUT pin. The 1 Hz clock frequency contains digitally temperature compensated clocks with digital fine adjustment and represents the overall time accuracy of the device.

- 1. Select the 1 Hz frequency at CLKOUT pin:
  - a. Set OS bit to 0 to select XTAL mode (EEPROM C3h).
  - b. Set FD field to 11 to select 1 Hz (EEPROM C3h).
  - c. Set NCLKE bit to 0 to directly enable square wave output on CLKOUT pin.
- 2. Measuring equipment and setup:
  - a. Use a high-precision universal counter to observe the 1 Hz time accuracy on CLKOUT pin.
  - b. Trigger on the rising edge of the hybrid signal (gate time ≥ 1 second). Each 1 Hz clock measured at the rising edge fully representing the accuracy of the DTCU.

1 Hz time accuracy at CLKOUT pin (hybrid signal):



Note that the Periodic Time Update Interrupt function (1 Second or 1 Minute Update) as well as the other interrupt functions cannot be used for short-term time accuracy measurement as rising and falling edges of the INT signal are generated by the 32.768 kHz Xtal signal.

# 5.4. CLOCKING SCHEME

Clocking Scheme with CLKOUT and Interrupts:



#### TS-3032-C7

# 6. I<sup>2</sup>C INTERFACE

The I<sup>2</sup>C interface is for bidirectional, two-line communication between different ICs or modules. The TS-3032-C7 is accessed at addresses A2h/A3h, and supports Fast Mode (up to 400 kHz). The I<sup>2</sup>C interface consists of two lines: one bi-directional data line (SDA) and one clock line (SCL). Both lines are connected to a positive supply via pull-up resistors. Data transfer is initiated only when the interface is not busy.

## 6.1. BIT TRANSFER

One data bit is transferred during each clock pulse. The data on the SDA line remains stable during the HIGH period of the clock pulse, as changes in the data line at this time are interpreted as a control signals. Data changes should be executed during the LOW period of the clock pulse (see Figure below).

Bit transfer:



## 6.2. START AND STOP CONDITIONS

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the START condition (S). A LOW-to-HIGH transition of the data line, while the clock is HIGH, is defined as the STOP condition (P) (see Figure below).

Definition of START and STOP conditions:



A START condition which occurs after a previous START but before a STOP is called a Repeated START condition, and functions exactly like a normal STOP followed by a normal START.

#### Caution:

When communicating with the TS-3032-C7 module, the series of operations from transmitting the START condition to transmitting the STOP condition should occur within **950 ms**.

If this series of operations requires **950 ms or longer**, the I<sup>2</sup>C-bus interface will be automatically cleared and set to standby mode by the bus timeout function of the TS-3032-C7. Note with caution that both write and read operations are invalid for communications that occur during or after this auto clearing operation. When writing: no acknowledge will occur. When reading: FFh will be read.

Restarting of communications begins with transfer of the START condition again.

The I<sup>2</sup>C auto increment Address Pointer is neither reset by the I<sup>2</sup>C STOP condition nor by the internal stop forced after timeout.

## 6.3. DATA VALID

After a START condition, SDA is stable for the duration of the high period of SCL. The data on SDA may be changed during the low period of SCL. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and STOP conditions is not limited (however, the transfer time must be no longer than 950 ms). The information is transmitted byte-wise and each receiver acknowledges with a ninth bit.

## 6.4. SYSTEM CONFIGURATION

Since multiple devices can be connected with the I<sup>2</sup>C-bus, all I<sup>2</sup>C-bus devices have a fixed and unique device address built-in to allow individual addressing of each device.

The device that controls the I<sup>2</sup>C-bus is the Master; the devices which are controlled by the Master are the Slaves. A device generating a message is a Transmitter; a device receiving a message is the Receiver. The TS-3032-C7 acts as a Slave-Receiver or Slave-Transmitter.

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the START procedure. The clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line.

#### System configuration:



## 6.5. ACKNOWLEDGE

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited (however, the transfer time must be no longer than 950 ms). Each byte of eight bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge cycle after the reception of each byte.
- Also a master receiver must generate an acknowledge cycle after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse (set-up and hold times must be taken into consideration).
- A master receiver must signal an end of data to the transmitter by generating a not-acknowledge cycle on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.



#### Data transfer and acknowledge on the I<sup>2</sup>C-bus:

# 6.6. SLAVE ADDRESS

On the I<sup>2</sup>C-bus the 7-bit slave address 1010001b (51h) is reserved for the TS-3032-C7. The entire I<sup>2</sup>C-bus slave address byte is shown in the following table.

|       | Slave address R/W |       |       |       |       |       | Transfer data      |               |  |
|-------|-------------------|-------|-------|-------|-------|-------|--------------------|---------------|--|
| Bit 7 | Bit 6             | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0              | Transfer data |  |
| 1     | 0                 | 1     | 0     | 0     | 0     | 4     | 1 ( R )            | A3h (read)    |  |
| I     | 0                 | I     | 0     | 0     | 0     | I     | 0 ( <del>W</del> ) | A2h (write)   |  |

After a START condition, the I<sup>2</sup>C slave address has to be sent to the TS-3032-C7 device. The R/W bit defines the direction of the following single or multiple byte data transfer. The 7-bit address is transmitted MSB first. If this address is 1010001b (51h), the TS-3032-C7 is selected, the eighth bit indicates a read (R/W = 1) or a write (R/W = 0) operation (results in A3h or A2h) and the TS-3032-C7 supplies the ACK. The TS-3032-C7 ignores all other address values and does not respond with an ACK.

In the write operation, a data transfer is terminated by sending either the STOP condition or the START condition of the next data transfer.

## 6.7. WRITE OPERATION

Master transmits to Slave-Receiver at specified address. The Register Address is an 8-bit value that defines which register is to be accessed next. After writing one byte, the Register Address is automatically incremented by 1.

Master writes to slave TS-3032-C7 at specific address:

- 1) Master sends out the START condition.
- 2) Master sends out Slave Address, A2h for the TS-3032-C7; the R/W bit is a 0 indicating a write operation.
- 3) Acknowledgement from TS-3032-C7.
- 4) Master sends out the Register Address to TS-3032-C7.
- 5) Acknowledgement from TS-3032-C7.
- 6) Master sends out the Data to write to the specified address in step 4).
- 7) Acknowledgement from TS-3032-C7.
- Steps 6) and 7) can be repeated if necessary. The address is automatically incremented in the TS-3032-C7.
- 9) Master sends out the STOP Condition.



#### TS-3032-C7

# 6.8. READ OPERATION AT SPECIFIC ADDRESS

Master reads data from slave TS-3032-C7 at specific address:

- 1) Master sends out the START condition.
- 2) Master sends out Slave Address, A2h for the TS-3032-C7; the R/W bit is a 0 indicating a write operation.
- 3) Acknowledgement from TS-3032-C7.
- 4) Master sends out the Register Address to TS-3032-C7.
- 5) Acknowledgement from TS-3032-C7.
- 6) Master sends out the Repeated START condition (or STOP condition followed by START condition)
- 7) Master sends out Slave Address, A3h for the TS-3032-C7; the R/W bit is a 1 indicating a read operation.
- Acknowledgement from TS-3032-C7. At this point, the Master becomes a Receiver and the Slave becomes the Transmitter.
- The Slave sends out the Data from the Register Address specified in step 4).
- 10) Acknowledgement from Master.
- 11) Steps 9) and 10) can be repeated if necessary.
- The address is automatically incremented in the TS-3032-C7.
- 12) The Master, addressed as Receiver, can stop data transmission by generating a not-acknowledge on the last byte that has been sent from the Slave-Transmitter. In this event, the Slave-Transmitter must leave the data line HIGH to enable the Master to generate a STOP condition.
- 13) Master sends out the STOP condition.

| 1 | 2             | 3     | 4                | 56              | 7             | 8        | 9    | (10)                     | (11)    | 12(13)                          |
|---|---------------|-------|------------------|-----------------|---------------|----------|------|--------------------------|---------|---------------------------------|
| S | SLAVE ADDRESS | 0 A I | REGISTER ADDRESS | A S<br>Repeated | SLAVE ADDRESS | 1 A I≷ ▲ | DATA | A                        | DATA    | A P                             |
|   |               |       | Acknowledg       | ge from TS-303  | 2-C7          | _        | Ą    | l<br>.cknowledge from Ma | ister N | l<br>ot-acknowledge from Master |

## 6.9. READ OPERATION

Master reads data from slave TS-3032-C7 immediately after first byte:

- 1) Master sends out the START condition.
- 2) Master sends out Slave Address, A3h for the TS-3032-C7; the  $R/\overline{W}$  bit is a 1 indicating a read operation. 3) Acknowledgement from TS-3032-C7.
- At this point, the Master becomes a Receiver and the Slave becomes the Transmitter.
- 4) The TS-3032-C7 sends out the Data from the last accessed Register Address incremented by 1.
- 5) Acknowledgement from Master.
- 6) Steps 4) and 5) can be repeated if necessary.
- The address is automatically incremented in the TS-3032-C7.
- 7) The Master, addressed as Receiver, can stop data transmission by generating a not-acknowledge on the last byte that has been sent from the Slave-Transmitter. In this event, the Slave-Transmitter must leave the data line HIGH to enable the Master to generate a STOP condition.
- 8) Master sends out the STOP condition.



## 6.10. I<sup>2</sup>C-BUS IN SWITCHOVER CONDITION

To save power when the TS-3032-C7 is in VBACKUP Power state the bus  $I^2$ C-bus interface is automatically disabled (high impedance) and reset. Therefore the communication via  $I^2$ C interface should be terminated before the supply is switched from V<sub>DD</sub> to V<sub>BACKUP</sub>. If the bus communication could not be completed properly, the  $I^2$ C read/write data integrity is no longer guaranteed.

If the I<sup>2</sup>C communication has ended in an uncontrolled manner, the I<sup>2</sup>C-bus interface has to be re-initialized by sending a STOP followed by a START after the device switched back from VBACKUP Power state to VDD Power state.

Note, that a debounce logic provides a debounce time  $t_{DEB}$  which will filter  $V_{DD}$  oscillation when switchover function will switch back from  $V_{BACKUP}$  to  $V_{DD}$ . I<sup>2</sup>C access is again possible in VDD Power state (and if  $V_{DD} \ge 1.4$  V) after the debounce time  $t_{DEB}$ .

- t<sub>DEB</sub> MAX = 1 ms, when internal voltage was always above V<sub>LOW</sub> (typical 1.2 V). VLF = 0.
- t<sub>DEB</sub> MAX = 1000 ms, when internal voltage was between V<sub>LOW</sub> (typical 1.2 V) and V<sub>POR</sub> (maximum 1.05 V).
   VLF = 1. See also BACKUP AND RECOVERY AC ELECTRICAL CHARACTERISTICS.

#### TS-3032-C7

# 7. ELECTRICAL SPECIFICATIONS

# 7.1. ABSOLUTE MAXIMUM RATINGS

The following Table lists the absolute maximum ratings.

#### Absolute Maximum Ratings according to IEC 60134:

| SYMBOL                  | PARAMETER                                             | CONDITIONS           | MIN  | TYP | MAX                  | UNIT |  |  |  |
|-------------------------|-------------------------------------------------------|----------------------|------|-----|----------------------|------|--|--|--|
| V <sub>DD</sub>         | Power Supply Voltage                                  |                      | -0.3 |     | 6.0                  | V    |  |  |  |
| Vi                      | Input voltage                                         | Input Pin            | -0.3 |     | V <sub>DD</sub> +0.3 | V    |  |  |  |
| Vo                      | Output voltage                                        | Output Pin           | -0.3 |     | V <sub>DD</sub> +0.3 | V    |  |  |  |
| l <sub>i</sub>          | Input current                                         |                      | -10  |     | 10                   | mA   |  |  |  |
| l <sub>o</sub>          | Output current                                        |                      | -10  |     | 10                   | mA   |  |  |  |
| N/                      | ESD Voltage                                           | HBM <sup>(1)</sup>   |      |     | ±2000                | V    |  |  |  |
| V ESD                   | ESD Voltage                                           | CDM <sup>(2)</sup>   |      |     | ±500                 | V    |  |  |  |
| I <sub>LU</sub>         | Latch-up Current                                      | Jedec <sup>(3)</sup> |      |     | ±100                 | mA   |  |  |  |
| T <sub>OPR</sub>        | Operating Temperature                                 |                      | -40  |     | +85 <sup>(4)</sup>   | °C   |  |  |  |
| T <sub>STO</sub>        | Storage Temperature                                   |                      | -55  |     | +125                 | °C   |  |  |  |
| T <sub>PEAK</sub>       | Maximum reflow condition                              | JEDEC J-STD-020C     |      |     | +265                 | °C   |  |  |  |
| <sup>(1)</sup> HBM: Hum | (1) HBM: Human Body Model, according to JEDEC JS-001. |                      |      |     |                      |      |  |  |  |

<sup>(2)</sup> CDM: Charged-Device Model, according to JEDEC JS-002.

<sup>(3)</sup> Latch-up testing, according to JESD78, Class I (room temperature), level A (100 mA).

<sup>(4)</sup> Supports extended operating temperature range from +85°C to +105°C with limitations.

## 7.2. OPERATING PARAMETERS

For this Table, T<sub>A</sub> = -40 to +85°C unless otherwise indicated. V<sub>DD</sub> = 1.4 to 5.5 V, TYP values at 25°C and 3.0 V.

#### **Operating Parameters:**

| SYMBOL                 | PARAMETER                                                                                                     | CONDITIONS                                                                                                                                                    | MIN | TYP  | MAX  | UNIT |  |
|------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| Supplies               |                                                                                                               | ·                                                                                                                                                             |     |      |      |      |  |
|                        |                                                                                                               | Timekeeping mode <sup>(1)</sup>                                                                                                                               | 1.3 |      | 5.5  |      |  |
|                        | Power Supply Voltage                                                                                          | Minimum timekeeping voltage <sup>(2)</sup>                                                                                                                    | 1.0 |      | 1.3  | -    |  |
| V <sub>DD</sub>        | $T_{OPR} = -40$ to $+105^{\circ}C$                                                                            | Oscillator start-up voltage V <sub>START</sub>                                                                                                                | 1.3 |      |      | V    |  |
|                        |                                                                                                               | I <sup>2</sup> C-bus (100 kHz)                                                                                                                                | 1.4 |      | 5.5  |      |  |
|                        |                                                                                                               | I <sup>2</sup> C-bus (400 kHz)                                                                                                                                | 2.0 |      | 5.5  |      |  |
|                        |                                                                                                               | Timekeeping mode <sup>(1)</sup>                                                                                                                               | 1.3 |      | 5.5  |      |  |
| VBACKUP                | $T_{OPR} = -40$ to $+105^{\circ}C$                                                                            | Minimum timekeeping voltage <sup>(2)</sup>                                                                                                                    | 1.0 |      | 1.3  | V    |  |
| V <sub>LOW</sub>       | Voltage low detection<br>(VLF flag) <sup>(3)</sup>                                                            | Internal voltage (V <sub>DD</sub> or V <sub>BACKUP</sub> ),<br>(1 Hz sampling)                                                                                | 1.1 | 1.2  | 1.3  | V    |  |
|                        |                                                                                                               | $V_{DD} = 1.3 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C}$                                                                                           |     | 160  | 210  |      |  |
|                        |                                                                                                               | $V_{DD} = 3.0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                                                                                  |     | 160  | 210  | nA   |  |
|                        | V <sub>DD</sub> supply current timekeeping                                                                    | $V_{DD} = 5.0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                                                                                  |     | 165  | 220  |      |  |
| IDD                    | disabled, average current <sup>(4)</sup>                                                                      | V <sub>DD</sub> = 1.3 V, -40 to +85°C                                                                                                                         |     |      | 700  |      |  |
|                        | alcablea, average carrent                                                                                     | $V_{DD} = 3.0 \text{ V}, -40 \text{ to } +85^{\circ}\text{C}$                                                                                                 |     |      | 750  |      |  |
|                        |                                                                                                               | $V_{DD} = 5.0 \text{ V}, -40 \text{ to } +85^{\circ}\text{C}$                                                                                                 |     |      | 900  |      |  |
|                        | V <sub>DD</sub> supply current timekeeping                                                                    | V <sub>DD</sub> = 1.3 V, +85 to +105°C                                                                                                                        |     |      | 1300 |      |  |
| I <sub>DD:EXT</sub>    | disabled, average current <sup>(4)</sup>                                                                      | V <sub>DD</sub> = 3.0 V, +85 to +105°C                                                                                                                        |     |      | 1400 | nA   |  |
|                        | for extended temperature range                                                                                | V <sub>DD</sub> = 5.0 V, +85 to +105°C                                                                                                                        |     |      | 1800 |      |  |
|                        | V <sub>DD</sub> supply current during                                                                         | V <sub>DD</sub> = 1.4 V, SCL = 100 kHz                                                                                                                        |     | 2    | 15   |      |  |
| I <sub>DD:I2C</sub>    | I <sup>2</sup> C burst read/write, CLKOUT                                                                     | V <sub>DD</sub> = 3.0 V, SCL = 400 kHz                                                                                                                        |     | 5    | 40   | μA   |  |
|                        | disabled <sup>(5)</sup>                                                                                       | V <sub>DD</sub> = 5.0 V, SCL = 400 kHz                                                                                                                        |     | 7    | 60   |      |  |
| I <sub>TSP</sub>       | Supply current temperature sensing peak (I <sub>DD</sub> or I <sub>BACKUP</sub> )                             | Typical duration: t <sub>TSP</sub> = 1.3 ms                                                                                                                   |     | 14   | 60   | μA   |  |
| I <sub>DD:DSM</sub>    | V <sub>DD</sub> supply current in Direct<br>Switching Mode, I <sup>2</sup> C-bus<br>inactive, CLKOUT disabled | $\label{eq:V_DD} \begin{split} V_{\text{DD}} &= 3.0 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C}, \\ V_{\text{BACKUP}} &< V_{\text{DD}} \end{split}$  |     | 165  | 260  |      |  |
| I <sub>DD:LSM</sub>    | V <sub>DD</sub> supply current in Level<br>Switching Mode, I <sup>2</sup> C-bus<br>inactive, CLKOUT disabled  | $V_{DD} = 3.0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                                                                                  |     | 190  | 300  | nA   |  |
| IBACKUP:DSM            | VBACKUP SUPPIY CURRENT IN DIRECT                                                                              | $\label{eq:VBACKUP} \begin{array}{l} V_{\text{BACKUP}} = 3.0 \text{ V},  T_{\text{A}} = 25^{\circ}\text{C}, \\ V_{\text{DD}} < V_{\text{BACKUP}} \end{array}$ |     | 165  | 260  |      |  |
| IBACKUP:LSM            | V <sub>BACKUP</sub> supply current in Level<br>Switching Mode                                                 | $\label{eq:VBACKUP} \begin{array}{l} V_{BACKUP} = 3.0 \ V, \ T_{A} = 25^{\circ}C, \\ V_{DD} < V_{TH:LSM} \left( 2.0 \ V \right) \end{array}$                  |     | 170  | 270  |      |  |
| $\Delta I_{DD:CK32}$   |                                                                                                               | $V_{DD}$ = 3.0 V, $F_{CLKOUT}$ = 32.768 kHz, $C_L$ = 10 pF                                                                                                    |     | 1    |      | μA   |  |
| $\Delta I_{DD:CK1024}$ | (6)                                                                                                           | $V_{DD} = 3.0 \text{ V}, \text{ F}_{CLKOUT} = 1024 \text{ Hz}, C_L = 10 \text{ pF}$                                                                           |     | 30   |      |      |  |
| $\Delta I_{DD:CK64}$   | Additional V <sub>DD</sub> supply current (0)                                                                 | $V_{DD} = 3.0 \text{ V},  \text{F}_{\text{CLKOUT}} = 64 \text{ Hz}, \\ \text{C}_{\text{L}} = 10 \text{ pF}$                                                   |     | 2    |      | nA   |  |
| ΔI <sub>DD:CK1</sub>   |                                                                                                               | $V_{DD} = 3.0 \text{ V}, \text{ F}_{CLKOUT} = 1 \text{ Hz}, C_L = 10 \text{ pF}$                                                                              |     | 0.03 |      |      |  |

<sup>(1)</sup> Fully operating.

<sup>(2)</sup> Clocks operating, RAM registers retained and  $V_{LOW}$  sampling working, but temperature sensing and compensation is stopped, CLKOUT is LOW and the I<sup>2</sup>C interface is disabled ( $V_{DD} < 1.4$  V).

<sup>(3)</sup> VLF flag indicates a voltage drop below V<sub>LOW</sub> (typical 1.2 V). Data may no longer be valid and all registers should be reinitialized.

 $^{(4)}$  All inputs and outputs are at 0 V or V<sub>DD</sub>.

<sup>(5)</sup> 2.2 kΩ pull-up resistors on SCL/SDA, excluding external peripherals and pull-up resistor current. All other inputs (except SDA and SCL) are at 0 V or V<sub>DD</sub>. Test conditions: Continuous burst read/write, 55h data pattern, 25 µs between each data byte, 20 pF load on each bus pin.

<sup>(6)</sup> When CLKOUT is enabled the additional V<sub>DD</sub> supply current  $\Delta I_{DD}$  can be calculated as follows:  $\Delta I_{DD} = C_L \times V_{DD} \times f_{OUT}$ , e.g.  $\Delta I_{DD} = 10 \text{ pF x } 3.0 \text{ V x } 32'768 \text{ Hz} = 980 \text{ nA} \approx 1 \text{ µA}$ 

TS-3032-C7

For this Table,  $T_A = -40$  to  $+85^{\circ}$ C unless otherwise indicated.  $V_{DD} = 1.4$  to 5.5 V, TYP values at 25°C and 3.0 V.

## Operating Parameters (continued):

| SYMBOL                                  | PARAMETER                                                                                 | CONDITIONS                                                                                                                                                                               | MIN                 | TYP            | MAX                 | UNIT |
|-----------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|---------------------|------|
| Inputs                                  | •                                                                                         | ·                                                                                                                                                                                        |                     |                | •                   |      |
| V <sub>IH</sub>                         | HIGH level input voltage                                                                  | V <sub>DD</sub> = 1.4 V to 5.5 V                                                                                                                                                         | $0.8 V_{\text{DD}}$ |                |                     | V    |
| V <sub>IL</sub>                         | LOW level input voltage                                                                   | Pins: SCL, SDA, EVI                                                                                                                                                                      |                     |                | $0.2 V_{DD}$        | v    |
| I <sub>ILEAK</sub>                      | Input leakage current                                                                     | $V_{SS} \le V_1 \le V_{DD}$<br>$T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                            |                     |                | ±0.5                | μA   |
| Cı                                      | Input capacitance                                                                         | $V_{DD} = 3.0 \text{ V},  \text{T}_{A} = 25^{\circ}\text{C}$<br>f = 1 MHz                                                                                                                |                     |                | 7                   | pF   |
| Outputs                                 |                                                                                           | · · · · ·                                                                                                                                                                                |                     |                | •                   | •    |
| V <sub>OH:CLK</sub>                     | HIGH level output voltage<br>CLKOUT ≤ 32.768 kHz,                                         | $V_{DD} = 1.4 \text{ V to} < 2.7 \text{ V},$<br>$I_{OH} = -0.1 \text{ mA}$                                                                                                               | 0.9 V <sub>DD</sub> |                |                     |      |
|                                         | $C_{LMAX} = 15 \text{ pr}$                                                                | $V_{DD} \ge 2.7 \text{ V}, I_{OH} = -1.0 \text{ mA}$                                                                                                                                     |                     |                |                     |      |
| V <sub>OL:CLK</sub>                     | CLKOUT $\leq$ 32.768 kHz,                                                                 | $I_{OL} = 0.1 \text{ mA}$                                                                                                                                                                |                     |                | $0.1 V_{\text{DD}}$ |      |
| V <sub>OH:CLK</sub>                     | HIGH level output voltage<br>CLKOUT > 32.768 kHz to<br>52 MHz, CLMAX = 10 pF              | $V_{DD} = 2.7 V$ , $I_{DL} = 1.0 \text{ mA}$<br>$V_{DD} = 2.7 V$ to 5.5 V,<br>$I_{OH} = -2.0 \text{ mA}$                                                                                 | 0.9 V <sub>DD</sub> |                |                     | V    |
| V <sub>OL:CLK</sub>                     | LOW level output voltage,<br>CLKOUT > 32.768 kHz to<br>52 MHz, $C_{LMAX} = 10 \text{ pF}$ | $V_{DD}$ = 2.7 V to 5.5 V,<br>I <sub>OL</sub> = 2.0 mA                                                                                                                                   |                     |                | 0.1 V <sub>DD</sub> |      |
| +r +f                                   | CLKOUT rise/fall time                                                                     | F <sub>CLKOUT</sub> ≤ 32.768 kHz,<br>C <sub>L</sub> = 15 pF                                                                                                                              |                     | 60             | 100                 | 20   |
| u, u                                    | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$                                                | 32.768 kHz < $F_{CLKOUT} \le 52$ MHz,<br>$C_L = 10$ pF                                                                                                                                   |                     | -              | -                   | ns   |
|                                         |                                                                                           | $V_{DD} = 1.4 \text{ V}, I_{OL} = 2.0 \text{ mA}$                                                                                                                                        |                     |                | 0.4                 |      |
| V <sub>OL</sub>                         | Pins: SDA. INT                                                                            | $V_{DD} = 2.0 \text{ V}, I_{OL} = 3.0 \text{ mA}$                                                                                                                                        |                     |                | 0.4                 | V    |
|                                         |                                                                                           | $V_{DD} = 5.0 \text{ V}, I_{OL} = 3.0 \text{ mA}$                                                                                                                                        |                     |                | 0.3                 |      |
| I <sub>OLEAK</sub>                      | Output leakage current<br>Pins: SDA, INT                                                  | $V_{SS} \le V_O \le V_{DD}$<br>$T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                            |                     |                | ±0.5                | μA   |
| C <sub>OUT</sub>                        | Output capacitance                                                                        | $V_{DD} = 3.0 \text{ V},  \text{T}_{A} = 25^{\circ}\text{C}$<br>f = 1 MHz                                                                                                                |                     |                | 7                   | pF   |
| C.                                      | CLKOUT load capacitance                                                                   | F <sub>CLKOUT</sub> ≤ 32.768 kHz                                                                                                                                                         |                     |                | 15                  | nF   |
| UL .                                    | (without C <sub>OUT</sub> )                                                               | 32.768 kHz < F <sub>CLKOUT</sub> ≤ 52 MHz                                                                                                                                                |                     |                | 10                  | pi   |
| δ <sub>CLKOUT</sub>                     | CLKOUT duty cycle                                                                         | $V_{DD} \ge 2.7 \text{ V}, \text{ F}_{CLKOUT} \le 52 \text{ MHz}$                                                                                                                        |                     | 50 ±10         |                     | %    |
| Power On Re                             | eset                                                                                      |                                                                                                                                                                                          |                     |                | 1                   |      |
| V <sub>POR</sub>                        | Falling edge threshold voltage                                                            | PORF flag is cleared<br>(and reset of all RAM data)                                                                                                                                      | 0.9                 | 0.95           | 1.0                 | V    |
|                                         | Rising edge threshold voltage                                                             | PROF flag is set <sup>(7)</sup>                                                                                                                                                          | 0.95                | 1.0            | 1.05                | V    |
| V <sub>HYS:VPOR</sub>                   | V <sub>POR</sub> detection hysteresis                                                     | Rising edge – falling edge                                                                                                                                                               |                     | 50             |                     | mV   |
| Trickle Charg                           | ger with Charge Pump                                                                      | 1                                                                                                                                                                                        |                     |                | 1                   |      |
| TCM 1.75 V                              | Regulated voltage<br>(CeraCharge™ mode)                                                   | V <sub>DD</sub> > V <sub>TH:LSM</sub> (maximum 2.2 V),                                                                                                                                   | 1.6                 | 1.75           | 1.9                 | N N  |
| TCM 3 V                                 | Charge pump voltage                                                                       | LSM Mode (BSM = 10)                                                                                                                                                                      | 2.75                | 2.95           | 3.15                | v    |
| TCM 4.4 V                               |                                                                                           |                                                                                                                                                                                          | 4.1                 | 4.35           | 4.6                 |      |
| TCR 0.6 kΩ                              |                                                                                           |                                                                                                                                                                                          | 0.4                 | 0.6            | 0.8                 |      |
| TCR 2 kΩ                                | Current limiting resistor                                                                 | $V_{DD} = 5.0 \text{ V}, V_{BACKUP} = 3.0 \text{ V},$                                                                                                                                    | 1.6                 | 1.9            | 2.2                 | kΩ   |
| TCR 7 kΩ                                |                                                                                           | including internal schottky diode                                                                                                                                                        | 5.6                 | 6.9            | 8.6                 |      |
|                                         | Och stilles die de seelte een dese                                                        |                                                                                                                                                                                          | 9.5                 | 11.8           | 13.3                | N (  |
| V <sub>F</sub>                          | Schottky diode voltage drop                                                               |                                                                                                                                                                                          |                     | 0.25           |                     | V    |
| Switchover                              | SEE AISO BACKUP AND RECOVER                                                               | Y AC ELECTRICAL CHARACTERIS                                                                                                                                                              |                     |                | I                   | [    |
| V <sub>HYS:DSM</sub>                    | Switchover hysteresis in Direct<br>Switching Mode                                         | $V_{DD}$ with respect to $V_{BACKUP} \ge 1.3$<br>V, $V_{DD}$ slew rate = ±1 V/ms<br>$T_{OPR}$ = -40 to +85°C                                                                             | 50                  | 60             | 130                 | mV   |
| V <sub>TH:LSM</sub>                     | Backup switchover threshold<br>voltage in Level Switching Mode                            | V <sub>DD</sub> falling below V <sub>TH:LSM</sub>                                                                                                                                        | 1.8                 | 2.0            | 2.2                 | V    |
| V <sub>HYS:LSM</sub>                    | Switchover hysteresis in Level<br>Switching Mode                                          | $    V_{\text{DD}} \text{ with respect to } V_{\text{BACKUP}} = 3.0 \\ V, V_{\text{DD}} \text{ slew rate} = \pm 1 \text{ V/ms} \\ T_{\text{OPR}} = -40 \text{ to } +85^{\circ}\text{C} $ | 80                  | 100            | 200                 | mV   |
| <sup>(7)</sup> If PORF is<br>Data no lo | set to 1, it can be assumed that so                                                       | me or all RAM registers have been re                                                                                                                                                     | eset (internal vo   | ltage was belo | ow 0.9 V).          |      |

For this Table, TA = -40 to +85°C unless otherwise indicated. VDD = 1.4 to 5.5 V, TYP values at 25°C and 3.0 V.

| Operating Parameters | (continued) | : |
|----------------------|-------------|---|
|----------------------|-------------|---|

| SYMBOL                    | PARAMETER                                                                                     | CONDITIONS                                                          | MIN    | TYP  | MAX | UNIT    |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------|------|-----|---------|--|--|
| EEPROM Ch                 | aracteristics                                                                                 |                                                                     |        |      |     |         |  |  |
| V                         | V <sub>DD</sub> read voltage<br>(POR refresh and Automatic<br>refresh)                        |                                                                     | 1.3    |      |     |         |  |  |
| ♥ DD:READ                 | V <sub>DD</sub> read voltage<br>(Refresh and Read one<br>EEPROM byte) (I <sup>2</sup> C used) | V <sub>DD</sub> Power state                                         | 1.4    |      |     | V       |  |  |
| V <sub>DD:WRITE</sub>     | V <sub>DD</sub> write voltage                                                                 |                                                                     | 1.6    |      |     |         |  |  |
| V <sub>DD:EEF</sub>       | EEPROM write access failure<br>detection (EEF flag)                                           |                                                                     |        |      | 1.5 | V       |  |  |
| t <sub>PREFR</sub>        | POR refresh time <sup>(1)</sup>                                                               | At power up                                                         |        | ~66  |     |         |  |  |
| t <sub>AREFR</sub>        | Automatic refresh time (1)                                                                    | Each 24 hours, EERD = 0                                             |        | ~1.4 |     |         |  |  |
| t <sub>UPDATE</sub>       | Update time <sup>(1)</sup>                                                                    | EECMD = 11h                                                         |        | 46   |     |         |  |  |
| t <sub>REFR</sub>         | Refresh time <sup>(1)</sup>                                                                   | EECMD = 12h                                                         |        | 1.4  |     | ms      |  |  |
| t <sub>WRITE</sub>        | Write to one EEPROM byte time <sup>(1)</sup>                                                  | EECMD = 21h                                                         | 1.2    | 4.8  | 9   |         |  |  |
| t <sub>READ</sub>         | Read one EEPROM byte time (1)                                                                 | EECMD = 22h                                                         |        | 1.1  |     |         |  |  |
| n                         | M(z) = (2)                                                                                    | $V_{DD} = 3.0 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C}$ | 10'000 |      |     | ov clos |  |  |
| TICYCLE                   | Write cycle endurance (2)                                                                     | $V_{DD} = 5.5 \text{ V}, \text{ T}_{A} = 85^{\circ}\text{C}$        | 100    |      |     | cycles  |  |  |
| t <sub>RET</sub>          | Data retention time <sup>(2)</sup>                                                            | $T_A = 55^{\circ}C$                                                 | 10     |      |     | years   |  |  |
| <sup>(1)</sup> Time until | <sup>(1)</sup> Time until EEbusy status bit is reset to 0.                                    |                                                                     |        |      |     |         |  |  |
| <sup>(2)</sup> Guarantee  | ed by indirect testing.                                                                       |                                                                     |        |      |     |         |  |  |

## 7.2.1.TEMPERATURE SENSING/COMPENSATION AND CURRENT CONSUMPTION



Typical average current laver (IDD or IBACKUP):

#### **7.2.2.TYPICAL CHARACTERISTICS**

Typical characteristics for Direct Switching Mode (DSM), Level Switching Mode (LSM) and switchover disabled: For these diagrams, I<sup>2</sup>C-bus inactive, CLKOUT disabled.





# 7.3. TEMPERATURE SENSOR PARAMETERS

For this Table,  $T_A = -40$  to  $+85^{\circ}$ C unless otherwise indicated.  $V_{DD} = 1.4$  to 5.5 V, TYP values at 25°C and 3.0 V.

#### Temperature Sensor Parameters:

| SYMBOL            | PARAMETER                                            | CONDITIONS                                                                            | MIN | TYP        | MAX | UNIT |
|-------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------------|-----|------|
| $\Delta T_{ACC}$  |                                                      | $T_A = -40^{\circ}C$ to +85°C<br>TREF preconfigured (Factory<br>Calibrated)           |     |            | ±1  | ŝ    |
|                   | remperature sensor accuracy                          | $T_A = +85^{\circ}C$ to $+105^{\circ}C$<br>TREF preconfigured (Factory<br>Calibrated) |     |            | ±4  | 0    |
| $\Delta T_{RES}$  | Readable temperature resolution, 12-Bit TEMP value   | T <sub>A</sub> = -40°C to +105°C                                                      |     | 0.0625     |     | °C   |
| ΔT <sub>ADJ</sub> | Minimum adjustment step,<br>16-Bit TREF value (LSB)  | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      |     | ±0.0078125 |     | °C   |
| ΔΤ/V              | Temperature sensor value vs. voltage characteristics | $V_{DD} = 1.5 V \text{ to } 5.5 V$<br>$T_A = 25^{\circ}C$                             |     | 0.1        |     | °C/V |

#### 7.3.1.TEMPERATURE SENSOR ACCURACY EXAMPLE

The following curves are made with preconfigured (Factory Calibrated) TREF value. Fine adjustment in the vertical direction can be done by determining a new TREF value (see TEMPERATURE REFERENCE ADJUSTMENT. For these diagrams, the temperature sensor module is in VDD Power state, so the TEMP value can be read with I<sup>2</sup>C.



Calibrated Temperature sensor accuracy,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ :

Calibrated Temperature sensor accuracy, including extended range from +85°C to +105°C:



# 7.4. XTAL OSCILLATOR PARAMETERS

For this Table, T<sub>A</sub> = -40 to +85°C unless otherwise indicated. V<sub>DD</sub> = 1.4 to 5.5 V, TYP values at 25°C and 3.0 V.

#### **Oscillator Parameters:**

| SYMBOL              | PARAMETER                                                           | CONDITIONS                                                                   | MIN                  | TYP                                                                         | MAX                 | UNIT  |
|---------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|---------------------|-------|
| Xtal General        | ·                                                                   | •                                                                            |                      |                                                                             |                     |       |
| F                   | Crystal Frequency                                                   |                                                                              |                      | 32.768                                                                      |                     | kHz   |
|                     | Oscillator start-up time at                                         | $T_A = 25^{\circ}C$                                                          |                      | 0.1                                                                         | 0.5                 |       |
| ISTART              | V <sub>DD</sub> = 3.0 V                                             | T <sub>A</sub> = -40 to +105°C                                               |                      |                                                                             | 3                   | s     |
| V <sub>START</sub>  | Oscillator start-up voltage                                         | T <sub>A</sub> = -40 to +105°C                                               | 1.3                  |                                                                             |                     | V     |
| Δf/V                | Frequency vs. voltage<br>characteristics                            | $V_{DD} = 1.5 \text{ V to } 5.5 \text{ V}$<br>$T_A = 25^{\circ}\text{C}$     |                      | 0.5                                                                         | 1                   | ppm/V |
| V <sub>DDR</sub>    | V <sub>DD</sub> rising slew rate                                    | V <sub>DD</sub> = 1.1 V to 3.6 V                                             |                      |                                                                             | 5                   |       |
|                     | (Clock maintenance slew rate)                                       | V <sub>DD</sub> = 3.6 V to 5.5 V                                             |                      |                                                                             | 15                  | V/us  |
| V <sub>DDF</sub>    | V <sub>DD</sub> falling slew rate<br>(Clock maintenance slew rate)  | V <sub>DD</sub> = 5.5 V to 1.1 V                                             |                      |                                                                             | 2                   | viµo  |
| δ <sub>CLKOUT</sub> | CLKOUT duty cycle                                                   | V <sub>DD</sub> = 1.1 V to 5.5 V<br>F <sub>CLKOUT</sub> = 32.768 kHz         | 50 ±10               |                                                                             |                     | %     |
| Xtal Frequency Cha  | iracteristics                                                       | ·                                                                            |                      |                                                                             |                     |       |
| ΔF/F                | Frequency accuracy                                                  | $T_A = 25^{\circ}C$                                                          |                      |                                                                             | ±50                 | ppm   |
| $\Delta F/F_{TOPR}$ | Frequency vs. temperature<br>characteristics                        | $T_{OPR} = -40 \text{ to } +105^{\circ}\text{C}$<br>$V_{DD} = 3.0 \text{ V}$ | -0.035 <sup>pp</sup> | <sup>m</sup> / <sub>°C</sub> <sup>2</sup> (T <sub>OPR</sub> -T <sub>0</sub> | ) <sup>2</sup> ±10% | ppm   |
| T <sub>0</sub>      | Turnover temperature                                                |                                                                              |                      | +25 ±5                                                                      |                     | °C    |
| ΔF/F                | Aging first year max.                                               | $T_A = 25^{\circ}C, V_{DD} = 3.0 V$                                          |                      |                                                                             | ±3                  | ppm   |
| Digital Temperature | Compensated Xtal DTCXO                                              | ·                                                                            |                      |                                                                             |                     |       |
|                     | Time accuracy calibrated,                                           | T 40%C to 195%C                                                              |                      | ±1                                                                          | ±2.5                | ppm   |
| A + /+              | OFFSET = 0 (default value on                                        | $T_A = -40^{\circ} \text{C} 10 + 85^{\circ} \text{C}$                        |                      | ±0.09                                                                       | ±0.22               | s/day |
| Δι/ι                | CLKOUT measured on rising                                           | T                                                                            |                      |                                                                             | ±20                 | ppm   |
|                     | edge of One 1 Hz period                                             | $I_A = +85^{\circ}C t0 + 105^{\circ}C$                                       |                      |                                                                             | ±1.73               | s/day |
| Δt/t                | 1 Hz OFFSET value:<br>Min. corr. step (LSB) and<br>Max. corr. range | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                               | ±0.2384              |                                                                             | +7.391/<br>-7.629   | ppm   |
| Δt/t                | OFFSET. Achievable time<br>accuracy.                                | Calibrated at an initial temperature and voltage                             | -0.1192              |                                                                             | +0.1192             | ppm   |

## 7.4.1.TIME ACCURACY VS. TEMPERATURE CHARACTERISTICS



#### 7.4.2.TIME ACCURACY 1 HZ EXAMPLES

The following curves are with OFFSET = 0 (default value on delivery). Fine adjustment in the vertical direction can be done by determining an OFFSET value (see AGING CORRECTION).



Time accuracy of the temperature compensated 1 Hz signal at CLKOUT pin, including extended range from +85°C to +105°C:



# 7.5. POWER ON AC ELECTRICAL CHARACTERISTICS

The following Figure describes the power on AC electrical characteristics for the CLKOUT pin. The clock output signal on CLKOUT pin is primarily controlled by the NCLKE bit (EEPROM C0h), and OS bit and the FD and HFD fields (EEPROM C1h). See also PROGRAMMABLE CLOCK OUTPUT and POWER ON RESET INTERRUPT FUNCTION.



- <sup>(1)</sup> CLKOUT is set to LOW, after power on reset tPOR = typical 6 ms where CLKOUT is high-impedance (Hi-Z).
- <sup>(2)</sup> Flag PORF is set because  $V_{DD}$  was below  $V_{POR}$  (Power On Reset event detected).

Write operation

- <sup>③</sup> If the PORIE bit (EEPROM C1h) was set to 1 beforehand (in EEPROM), the PORIE bit in the RAM mirror is set to 1 after the typical start-up time t<sub>START</sub> = 0.1 s including the first refreshment time t<sub>PREFR</sub> = ~66 ms and the INT pin output goes LOW.
- <sup>(4)</sup> Depending of the settings of the NCLKE bit (EEPROM C0h), and OS bit and the FD and HFD fields (EEPROM C1h) the CLKOUT pin can drive the following signals:
  - Square wave of 32.768 kHz (default value on delivery), 1024 Hz, 64 Hz or 1 Hz, or an HFD frequency (8.192 kHz to 67.109 MHz in 8.192 kHz steps).
  - When NCLKE bit is 1 the CLKOUT signal is set to LOW level (if CLKF = 0).

CLKOUT is enabled after a typical delay time t<sub>DELAY</sub>, which depends on the selected frequency (synchronized enable). See the Power On AC Electrical Parameters on the next page.

<sup>(5)</sup> The PORF flag remains 1 until it is cleared to 0 by software.

<sup>(6)</sup> If the  $\overline{INT}$  pin is LOW, its status changes as soon as the PORF flag is cleared to 0.

For this Table,  $T_A = -40$  to  $+105^{\circ}$ C and  $V_{DD} = 1.3$  to 5.5 V, TYP values at 25°C and 3.0 V.

#### Power On AC Electrical Parameters:

| SYMBOL                                                             | PARAMETER                                                                           | CONDITIONS                                                   | MIN             | TYP          | MAX | UNIT |  |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------|--------------|-----|------|--|
| V <sub>DDR1</sub>                                                  | V <sub>DD</sub> rising slew rate at initial power on reset (POR)                    |                                                              | 10              |              | 55  | V/ms |  |
| t <sub>POR</sub>                                                   | Power on reset                                                                      |                                                              |                 | 6            | 10  | ms   |  |
| +                                                                  | Oscillator start-up time at                                                         | $T_A = 25^{\circ}C$                                          |                 | 0.1          | 0.5 |      |  |
| ISTART                                                             | $V_{DD} = 3.0 V$ (1)                                                                |                                                              |                 |              | 3   | S    |  |
| V <sub>START</sub>                                                 | Oscillator start-up voltage                                                         |                                                              | 1.3             |              |     | V    |  |
| t <sub>PREFR</sub>                                                 | First refreshment time                                                              |                                                              |                 | 66           |     | ms   |  |
|                                                                    | CLKOUT enable delay time<br>(synchronized enable)                                   | FD = 32768 Hz                                                |                 | 0.95         |     | ms   |  |
|                                                                    |                                                                                     | FD = 1024 Hz                                                 |                 | 1.28         |     |      |  |
| t <sub>DELAY</sub>                                                 |                                                                                     | FD = 64 Hz                                                   |                 | 6.65         |     |      |  |
| DELAT                                                              |                                                                                     | FD = 1 Hz                                                    |                 | 999          |     |      |  |
|                                                                    |                                                                                     | HFD = 1.007616 MHz<br>(example)                              |                 | 2.8          |     |      |  |
| <sup>(1)</sup> If V <sub>DD</sub> ≥ 1.4 V, sof<br>Or, when enabled | tware can check I <sup>2</sup> C Acknowledge<br>I, the POR interrupt can be used to | to get the shortest time I <sup>2</sup> C interface do this. | ce is active af | ter Power On |     |      |  |

# 7.6. BACKUP AND RECOVERY AC ELECTRICAL CHARACTERISTICS

As long as no voltage drop of the internal voltage (VDD or VBACKUP) under VLOW (maximum 1.3 V) is detected the module is in timekeeping mode and fully operating.

If the internal voltage falls below VLOW but is still in minimum timekeeping range (minimum 1.05 V) (VPOR MAX), clocks are operating, RAM registers are retained and V<sub>LOW</sub> sampling working, but temperature sensing and compensation is stopped, CLKOUT is LOW and the I<sup>2</sup>C interface (V<sub>DD</sub> < 1.4 V) is disabled. Data may no longer be valid and all registers should be reinitialized.

- If you want to use the CLKOUT function, select a valid  $V_{DD}$  range (1.3 V <  $V_{DD} \le 5.5$  V). See also 1. VOLTAGE LOW DIAGRAM.
- 2. Ensure that the slew rates V<sub>DDF</sub> and V<sub>DDR2</sub> fulfill their specifications.
- 3. Check if these required specifications are fulfilled on your system.

VDD Backup and recovery AC Electrical Characteristics: Example with Direct Switching Mode.



#### For this Table, $T_A = -40^{\circ}C$ to $+105^{\circ}C$ unless otherwise indicated.

| SYMBOL                                                   | PARAMETER                                                                                   | CONDITIONS                                                                                             | MIN                           | TYP                                             | MAX                                  | UNIT                  |  |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------------|--------------------------------------|-----------------------|--|
| t <sub>SWA</sub>                                         | Backup switchover function                                                                  | Changing from SWITCHOVER<br>DISABLED to DSM                                                            |                               |                                                 | 2                                    | ms                    |  |
|                                                          | activation time                                                                             | Changing from SWITCHOVER<br>DISABLED to LSM                                                            |                               |                                                 | 10                                   |                       |  |
| V <sub>DDF</sub>                                         | V <sub>DD</sub> falling slew rate                                                           |                                                                                                        |                               |                                                 | 550                                  | V/µs                  |  |
| V <sub>DDR2</sub>                                        | V <sub>DD</sub> rising slew rate                                                            | Rising from 1.5 V to $V_{DD}$                                                                          |                               |                                                 | 400                                  | V/µs                  |  |
| t <sub>DEB</sub>                                         | Debounce time from VDD                                                                      | Internal voltage was always above $V_{LOW}$ (typical 1.2 V). VLF = 0.                                  |                               |                                                 | 1                                    |                       |  |
|                                                          | debounce logic, when switching back from $V_{\text{BACKUP}}$ to $V_{\text{DD}}$             | Internal voltage was between $V_{LOW}$ (typical 1.2 V) and $V_{POR}$ (maximum 1.05 V).<br>VLF = 1. (1) |                               |                                                 | 1000                                 | ms                    |  |
| <sup>(1)</sup> When VLF flag back above V <sub>LOV</sub> | was set, the debounce time $t_{DEB}$ can $_V$ (typical 1.2 V). If $V_{DD} \ge 1.4$ V, softw | take up to 1 second because 1 Hz<br>are can check I <sup>2</sup> C Acknowledge to                      | sampling is u<br>get the shor | used to detect<br>test time I <sup>2</sup> C in | t if internal vol<br>nterface is act | tage is<br>ive again. |  |
|                                                          |                                                                                             |                                                                                                        |                               |                                                 |                                      |                       |  |

#### Vpp Backup and recovery AC Electrical Parameters:

# 7.7. I<sup>2</sup>C-BUS CHARACTERISTICS

The following Figure and Table describe the I<sup>2</sup>C AC electrical parameters.

#### I<sup>2</sup>C AC Parameter Definitions:



For the following Table,  $T_A = -40$  to  $+85^{\circ}$ C.

#### I<sup>2</sup>C AC Electrical Parameters:

| SYMBOL              | DADAMETED                                        |          | ≥ 1.4 V | V <sub>DD</sub> ≥ | 2.0 V |      |
|---------------------|--------------------------------------------------|----------|---------|-------------------|-------|------|
| STMBOL              | PARAWETER                                        | MIN      | MAX     | MIN               | MAX   | UNIT |
| f <sub>SCL</sub>    | SCL input clock frequency                        | 0        | 100     | 0                 | 400   | kHz  |
| t <sub>LOW</sub>    | Low period of SCL clock                          | 4.7      |         | 1.3               |       | μs   |
| t <sub>HIGH</sub>   | High period of SCL clock                         | 4.0      |         | 0.6               |       | μs   |
| t <sub>RISE</sub>   | Rise time of SDA and SCL                         |          | 1000    |                   | 300   | ns   |
| t <sub>FALL</sub>   | Fall time of SDA and SCL                         |          | 300     |                   | 300   | ns   |
| t <sub>HD:STA</sub> | START condition hold time                        | 4.0      |         | 0.6               |       | μs   |
| t <sub>SU:STA</sub> | START condition setup time                       | 4.7      |         | 0.6               |       | μs   |
| t <sub>SU:DAT</sub> | SDA setup time                                   | 250      |         | 100               |       | ns   |
| t <sub>HD:DAT</sub> | SDA hold time                                    | 0        |         | 0                 |       | μs   |
| t <sub>su:sto</sub> | STOP condition setup time                        | 4.0      |         | 0.6               |       | μs   |
| t <sub>BUF</sub>    | Bus free time before a new transmission          | 4.7      |         | 1.3               |       | μs   |
| S = Start cond      | ition, Sr = Repeated Start condition, P = Stop c | ondition |         |                   |       |      |

#### Caution:

When accessing the TS-3032-C7, all communication from transmitting the Start condition to transmitting the Stop condition after access should be completed within 950 ms.

If such communication requires 950 ms or longer, the I<sup>2</sup>C-bus interface is reset by the internal bus timeout function.

#### TS-3032-C7

# 8. TYPICAL APPLICATION CIRCUITS

# 8.1. NO BACKUP SOURCE / EVENT INPUT NOT USED

## **Application Key Points:**

- No VBACKUP source •
- Lowest current consumption (160 nA typ.) •
- CLKOUT settings stored in EEPROM for permanent configuration •

Micro Crystal

# Digital Temperature Sensor Module with I<sup>2</sup>C Real-Time Clock

# 8.2. NON-RECHARGEABLE BACKUP SOURCE / EVENT INPUT USED (ACTIVE HIGH)

# Application Key Points:

- Trickle charger disabled to avoid dangerous charging current into the backup source •
- LSM Backup Switchover Mode to avoid non-desired backup switching (VTH:LSM = 2.0 V) •
- Power Management settings have to be stored in EEPROM for permanent configuration •
- Rising edge or high-level voltage applied to the EVI input triggers an interrupt

# **Register Configuration:**

| 0.                                                                                                                                                                                                                     | IS-3032-C7 with defa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ult con | figuratio    | on on d | elivery                                                                                               | (bits in | black) |          |                                              |                                                                                                                                       |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|---------|-------------------------------------------------------------------------------------------------------|----------|--------|----------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.                                                                                                                                                                                                                     | Register 11h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | 0            | 0       | 0                                                                                                     | 0        | 1      | 0        | 0                                            | <b>EIE</b> $\rightarrow$ Event interrupt enabled                                                                                      |  |
|                                                                                                                                                                                                                        | Pogistor 15h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | EHL          | E       | Т                                                                                                     |          |        |          |                                              | <b>EHL</b> $\rightarrow$ Event-high detection                                                                                         |  |
|                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       | ) 1 X        |         | X                                                                                                     | 0 0      |        | 0        | 0                                            | $ET \rightarrow Event filtering to be set$                                                                                            |  |
|                                                                                                                                                                                                                        | Register Cob                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | NCLKE BSM    |         | T                                                                                                     | CR       | ТС     | M        | <b>BSM</b> $\rightarrow$ LSM switchover mode |                                                                                                                                       |  |
|                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0       | X            | 1       | 0                                                                                                     | 0        | 0      | 0        | 0                                            | $\textbf{TCM} \rightarrow \textbf{Trickle charger disabled}$                                                                          |  |
| 2.                                                                                                                                                                                                                     | Switchover and CLKC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | UT set  | ttings (C    | 0h) to  | be stor                                                                                               | ed in E  | EPRON  | /I using | proced                                       | lure of 4.6.3.                                                                                                                        |  |
|                                                                                                                                                                                                                        | ACKUP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         | VBACH<br>EVI |         | 100 nl<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 |          |        |          |                                              | $ \begin{array}{c}     V_{DD} \\     V_{DD} \\     MCU \\     INT \\     SDA \\     SCL \\     V_{SS} \\     \hline     \end{array} $ |  |
| <ol> <li>(1)</li> <li>(2)</li> <li>(3)</li> <li>(4)</li> <li>(5)</li> </ol>                                                                                                                                            | <ul> <li>Insert a protection resistor of 100 – 1000 Ω to prevent damage in case of soldering issues causing short between supply pins.</li> <li>100 nF decoupling ceramic capacitor <u>close to the device</u> for V<sub>DD</sub> and V<sub>BACKUP</sub>.</li> <li>The INT signal also works when the device operates on V<sub>BACKUP</sub> supply voltage.<br/>In that case, it is possible to tie the INT signal pull-up resistor to V<sub>BACKUP</sub>.</li> <li>I<sup>2</sup>C lines SCL, SDA are open-drain and require pull-up resistors to V<sub>DD</sub>.</li> <li>CLKOUT is disabled in V<sub>BACKUP</sub> Power state. If not used in V<sub>DD</sub> Power state, disable CLKOUT to minimize</li> </ul> |         |              |         |                                                                                                       |          |        |          |                                              |                                                                                                                                       |  |
| current consumption (NCLKE = 1 and CLKF = 0).<br>(6) EVI input set to detect rising edge or high-level of tamper detection signal;<br>The EVI input is never floating thanks to the 10 k $\Omega$ to V <sub>SS</sub> . |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |              |         |                                                                                                       |          |        | nal;     |                                              |                                                                                                                                       |  |

## 8.3. RECHARGEABLE BACKUP SOURCE / EVENT INPUT USED (ACTIVE LOW)

#### Application Key Points:

- MLCC, Supercap or Rechargeable Battery as secondary VBACKUP source
- DSM Backup Switchover Mode for capacitors (or LSM for rechargeable battery)
- Backup source charged through the trickle charger with charge pump
- Power Management settings have to be stored in EEPROM for permanent configuration

#### Register Configuration:



#### TS-3032-C7

## 8.4. CERACHARGE™ BACKUP BATTERY / EVENT INPUT NOT USED

#### Application Key Points:

- TDK's CeraCharge™ Rechargeable solid-state SMD battery as secondary VBACKUP source
- LSM Backup Switchover Mode (VTH:LSM = 2.0 V). LSM also required for TCM 1.75V to be selected.
- CeraCharge<sup>™</sup> charged with constant voltage (CV) through the trickle charger with charge pump
- Power Management settings have to be stored in EEPROM for permanent configuration

#### Register Configuration:

| Image: Negleter C0h       Notice       BSM       TCR       TCR       TCR       TCR       D       1       0       1       0       1       0       1       0       1       0       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       0       1       1       1       1       1       1       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.                                                                | 0. TS-3032-C7 with default configuration on delivery (bits in black)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                                                                  |                         |                |                                                                                                           |                                |                    |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|--|
| <ul> <li>2. Switchover and CLKOUT settings (C0h) to be stored in EEPROM using procedure of 4.6.3.</li> <li>2. Switchover and CLKOUT settings (C0h) to be stored in EEPROM using procedure of 4.6.3.</li> <li>100 nF</li> <li>100 nF<!--</td--><td>1.</td><td>Register C0h</td><td></td><td>KE BSM</td><td>TCR</td><td>TCM<br/>0 1</td><td><math display="block">\begin{array}{c} \textbf{BSM} \rightarrow \textbf{L} \\ \textbf{TCR} \rightarrow \textbf{1} \end{array}</math></td><td>SM switchove<br/>2 kΩ series re</td><td>er mode<br/>esistor</td></li></ul> | 1.                                                                | Register C0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                           | KE BSM                                                           | TCR                     | TCM<br>0 1     | $\begin{array}{c} \textbf{BSM} \rightarrow \textbf{L} \\ \textbf{TCR} \rightarrow \textbf{1} \end{array}$ | SM switchove<br>2 kΩ series re | er mode<br>esistor |  |
| <ul> <li>Interrupts and obticed in Section is obtained in the result of the device for Vota and Vector is disabled by default. PORE and VLE in the device for Vota and Vector is disabled by default. PORE and VLE in the device for Vota and Vector is disabled by default. PORE and VLE in the vector is disabled by default. PORE and VLE in the vector is disabled by default. PORE and VLE in the vector is disabled by default. PORE and VLE in the vector is disabled by default. PORE and VLE in the vector is disabled by default. PORE and VLE are disabled (default values on delivery). INT pin is an open-drain output, which can be left open when not used.</li> <li>FC lines SCL, SDA are open-drain and require pull-up resistors to Vpo.</li> <li>External Events functionality is always active. Do not leave EVI input pin floating. Connection to Vss through a 10 KΩ resistor keeps functional test possible. Note that in this example (EVI to Vss) the EVF flag will be set at POR.</li> <li>Note, that the CeraCharge™ is normally used for longer backup time (days - weeks). See also https://www.tdk-electronics.tdk.com/envceracharge.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2                                                                 | Switchover and CLKC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           | s (C0b) to be sto                                                |                         |                | <b>TCM</b> $\rightarrow$ 1                                                                                | .75 V regulate                 | ed voltage         |  |
| <ol> <li>First charging of the TDK's CeraCharge<sup>™</sup> (1) must be applied after soldering. Polarity will be applied with the first charging. Maximum current: &lt; 200 μA (End current: &lt; 10 μA). Calculated maximum current: 1.75 V / 12 kΩ = 146 μA. Settings: BSM = LSM Mode, TCR = 12 kΩ, TCM = 1.75 V.</li> <li>100 nF decoupling ceramic capacitor <u>close to the device</u> for V<sub>DD</sub> and V<sub>BACKUP</sub>.</li> <li>Interrupts are disabled by default. PORIE and VLIE are disabled (default values on delivery). INT pin is an open-drain output, which can be left open when not used.</li> <li>I<sup>2</sup>C lines SCL, SDA are open-drain and require pull-up resistors to V<sub>DD</sub>.</li> <li>CLKOUT is disabled in V<sub>BACKUP</sub> Power state. If not used in V<sub>DD</sub> Power state, disable CLKOUT to minimize current consumption (NCLKE = 1 and CLKF = 0).</li> <li>External Events functionality is always active. Do not leave EVI input pin floating. Connection to Vss through a 10 kΩ resistor keeps functional test possible. Note that in this example (EVI to V<sub>SS</sub>) the EVF flag will be set at POR.</li> <li>Note, that the CeraCharge<sup>™</sup> is normally used for longer backup time (days - weeks). See also <u>https://www.tdk-electronics.tdk.com/en/ceracharge</u>.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                   | Switchover and CLKC<br>1<br>1<br>100<br>TDK's<br>CeraCharge™                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0UT setting<br>100<br>100<br>100<br>10 kG | nF<br>2<br>VDD<br>TS-3032-0<br>VBACKUP<br>EVI<br>CLK<br>VSS<br>2 | C7<br>INT<br>SDA<br>SCL | M using procee | SDA<br>SCL                                                                                                | 3.<br>V <sub>DD</sub><br>ACU   |                    |  |
| (1) Note, that the CeraCharge <sup>™</sup> is normally used for longer backup time (days - weeks).<br>See also <u>https://www.tdk-electronics.tdk.com/en/ceracharge</u> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ol> <li>2</li> <li>3</li> <li>4</li> <li>5</li> <li>6</li> </ol> | <ol> <li>First charging of the TDK's CeraCharge<sup>™</sup> <sup>(1)</sup> must be applied after soldering. Polarity will be applied with the first charging. Maximum current: &lt; 200 μA (End current: &lt; 10 μA). Calculated maximum current: 1.75 V / 12 kΩ = 146 μA. Settings: BSM = LSM Mode, TCR = 12 kΩ, TCM = 1.75 V.</li> <li>100 nF decoupling ceramic capacitor <u>close to the device</u> for V<sub>DD</sub> and V<sub>BACKUP</sub>.</li> <li>Interrupts are disabled by default. PORIE and VLIE are disabled (default values on delivery). INT pin is an open-drain output, which can be left open when not used.</li> <li>I<sup>2</sup> C lines SCL, SDA are open-drain and require pull-up resistors to V<sub>DD</sub>.</li> <li>CLKOUT is disabled in V<sub>BACKUP</sub> Power state. If not used in V<sub>DD</sub> Power state, disable CLKOUT to minimize current consumption (NCLKE = 1 and CLKF = 0).</li> <li>External Events functionality is always active. Do not leave EVI input pin floating. Connection to V<sub>SS</sub> through a 10 kΩ resistor keeps functional test possible. Note that in this example (EVI to V<sub>SS</sub>) the EVF flag will be set at POR.</li> </ol> |                                           |                                                                  |                         |                |                                                                                                           |                                |                    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (1) N<br>S                                                        | (1) Note, that the CeraCharge <sup>™</sup> is normally used for longer backup time (days - weeks).<br>See also <u>https://www.tdk-electronics.tdk.com/en/ceracharge</u> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                                                  |                         |                |                                                                                                           |                                |                    |  |

## 8.5. NO BACKUP SOURCE / EVENT INPUT USED ("WAKE-UP" & "POWER SWITCH")

#### Application Key Points:

- No V<sub>BACKUP</sub> source and lowest current consumption (160 nA typ.)
- External Event enabled allowing TS-3032-C7 to fire "wake-up" interrupt acting on load switch
- MCU most of the time in idle mode is awaken by TS-3032-C7's interrupt through the top load switch
- MCU holds supply voltage until its task is finished and cuts off its own supply voltage

#### Register Configuration:

| 0. | TS-3032-C7 with default configuration on delivery (bits in black) |   |     |    |   |   |   |   |                           |                                                              |
|----|-------------------------------------------------------------------|---|-----|----|---|---|---|---|---------------------------|--------------------------------------------------------------|
| 1. | Register 10h                                                      | 0 | 0   | 0  | 0 | 0 | 1 | 0 | 0                         | <b>EIE</b> $\rightarrow$ Event interrupt enabled             |
|    | Degister 15h                                                      |   | EHL | ET |   |   |   |   | EHL → Event-high detectio |                                                              |
|    | Register fon                                                      | 0 | 1   | X  | X | 0 | 0 | 0 | 0                         | $\mathbf{ET} \rightarrow \mathbf{Event}$ filtering to be set |



Backup Switchover functionality is disabled by default. Do not leave V<sub>BACKUP</sub> power supply pin floating. Connection to V<sub>ss</sub> through a 10 kΩ resistor keeps functional test possible.

<sup>1</sup> 100 nF decoupling capacitor <u>close to the device</u>.

3  $\overline{INT}$  pin is an open-drain output and requires a pull-up resistor.

 $^{\prime}$  I<sup>2</sup>C lines SCL, SDA are open-drain and require pull-up resistors to V\_DD.

5 Disable CLKOUT to minimize current consumption (NCLKE = 1 and CLKF = 0).

6 EVI input set to detect rising edge or high-level of tamper detection signal; can be used as an Application Wake-Up signal. The EVI Input is never floating thanks to the 10 kΩ to Vss.

User or Manual Wake-Up, always available; e.g for initial system power-on to configure TS-3032-C7 and system.

8 MCU Power Retention via GPIO = High maintains MCU Power to complete I<sup>2</sup>C Interface communication with the TS-3032-C7. MCU cuts-off it's own supply voltage by set GPIO = Low at the very end of its task.

(2)

4
## 9. PACKAGE

## 9.1. DIMENSIONS AND SOLDER PAD LAYOUT



### 9.1.1.RECOMMENDED THERMAL RELIEF

When connecting a pad to a copper plane, thermal relief is recommended.



### 9.2. MARKING AND PIN #1 INDEX



# **10.MATERIAL COMPOSITION DECLARATION & ENVIRONMENTAL INFORMATION**

## 10.1. HOMOGENOUS MATERIAL COMPOSITION DECLARATION

Homogenous material information according to IPC-1752 standard



### TS-3032-C7

## **10.2. MATERIAL ANALYSIS & TEST RESULTS**

Homogenous material information according to IPC-1752 standard

| No. | ltem<br>Component                                        | Sub Item<br>Material        | RoHS |    |    |        |     | Halogens |    |    |    | Phthalates |     |     |      |      |
|-----|----------------------------------------------------------|-----------------------------|------|----|----|--------|-----|----------|----|----|----|------------|-----|-----|------|------|
|     | Name                                                     | Name                        | Pb   | Cd | бH | Cr(VI) | BBB | PBDE     | Э  | CI | Br | I          | BBP | DBP | DEHP | DIBP |
| 1   | Resonator                                                | Quartz Crystal              | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 2   | Electrodes                                               | Cr+Au                       | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 3   | Housing                                                  | Ceramic                     | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 4   | Metal Lid                                                | Kovar Lid & Plating         | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 5   | Seal                                                     | Solder Preform              | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 6   | Terminations                                             | Int. & ext. terminals       | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 7   | Conductive adhesive                                      | Silver filled Silicone glue | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
| 8   | CMOS IC                                                  | Silicon & Gold bumps        | nd   | nd | nd | nd     | nd  | nd       | nd | nd | nd | nd         | nd  | nd  | nd   | nd   |
|     | MDL [ppm]                                                | Method Detection Limit      |      | 2  |    | 8      | į   | 5        |    | 5  | 0  |            |     | 5   | 0    |      |
|     | nd (not detected) = below "Method Detection Limit" (MDL) |                             |      |    |    |        | DL) |          |    |    |    |            |     |     |      |      |

#### Test methods:

RoHS

Test method with reference to:

IEC 62321-7-2:2017

- Pb, Cd
  - d IEC 62321-5:2013 IEC 62321-4:2013 + AMD1:2017
- HgCr(VI)
- PBB / PBDE
- Halogens Phthalates

IEC 62321-6:2015 Test method with reference to BS EN 14582:2016 Test method with reference to IEC 62321-8:2017 
 MDL:
 2 ppm

 MDL:
 2 ppm

 MDL:
 8 ppm

 MDL:
 5 ppm

 MDL:
 50 ppm

 MDL:
 50 ppm

## **10.3. RECYCLING MATERIAL INFORMATION**

Recycling material information according to IPC-1752 standard. Element weight is accumulated and referenced to the unit weight of 11.4 mg.

| Item                    | No.                   | Item                                                       | Material |       | Substance                      |                   | CAS                                 | Comment                                                               |  |
|-------------------------|-----------------------|------------------------------------------------------------|----------|-------|--------------------------------|-------------------|-------------------------------------|-----------------------------------------------------------------------|--|
| Material                |                       | Component                                                  | Wei      | ght   | Element                        |                   | Number                              |                                                                       |  |
| Name                    |                       | Name                                                       | (mg)     | (%)   |                                |                   |                                     |                                                                       |  |
| Quartz Crystal          | 1                     | Resonator                                                  | 0.13     | 1.14  | SiO <sub>2</sub>               |                   | 14808-60-7                          |                                                                       |  |
| Chromium                | 2                     | Electrodes                                                 | 0.0006   | 0.005 | Cr                             | Cr:               | 7440-47-3                           |                                                                       |  |
| Ceramic                 | 3                     | Housing                                                    | 6.90     | 60.74 | Al <sub>2</sub> O <sub>3</sub> |                   | 1344-28-1                           |                                                                       |  |
| Gold                    | 2<br>4<br>5<br>6<br>8 | Electrodes<br>Metal Lid<br>Seal<br>Terminations<br>CMOS IC | 0.53     | 4.63  | Au                             | Au:               | 7440-57-5                           |                                                                       |  |
| Tin                     | 5                     | Seal                                                       | 0.11     | 0.95  | Sn                             | Sn:               | 7440-31-5                           |                                                                       |  |
| Nickel                  | 4<br>6                | Metal Lid<br>Terminations                                  | 0.19     | 1.67  | Ni                             | Ni:               | 7440-02-0                           |                                                                       |  |
| Molybdenum              | 6                     | Terminations                                               | 0.3      | 2.68  | Мо                             | Mo:               | 7439-98-7                           |                                                                       |  |
| Kovar                   | 4                     | Metal Lid                                                  | 2.53     | 22.33 | Fe53Ni29Co18                   | Fe:<br>Ni:<br>Co: | 7439-89-6<br>7440-02-0<br>7440-48-4 |                                                                       |  |
| Silver                  | 7a                    | Conductive adhesive                                        | 0.079    | 0.7   | Ag                             | Ag:               | 7440-22-4                           |                                                                       |  |
| Siloxanes and silicones | 7b                    | Conductive adhesive                                        | 0.011    | 0.10  | Siloxanes and<br>silicones     |                   | 68083-19-2                          | di-Me, vinyl group-<br>terminated                                     |  |
| Distillates             | 7c                    | Conductive adhesive                                        | 0        | 0     | Distillates                    |                   | 64742-47-8                          | hydrotreated<br>petroleum, does not<br>appear in finished<br>products |  |
| Silicon                 | 8                     | CMOS IC                                                    | 0.58     | 5.07  | Si                             | Si:               | 7440-21-3                           |                                                                       |  |
|                         | Unit weight (total)   |                                                            | 11.4     | 100   |                                |                   |                                     |                                                                       |  |

#### TS-3032-C7

## **10.4. ENVIRONMENTAL PROPERTIES & ABSOLUTE MAXIMUM RATINGS**

| Package                          | Description                                                                        |                       |                      |  |  |  |  |  |  |
|----------------------------------|------------------------------------------------------------------------------------|-----------------------|----------------------|--|--|--|--|--|--|
| SON-8 ceramic package            | Small Outline Non-leaded (SON), hermetically sealed ceramic package with metal lid |                       |                      |  |  |  |  |  |  |
|                                  |                                                                                    |                       |                      |  |  |  |  |  |  |
| Parameter                        | Directive                                                                          | Conditions            | Value                |  |  |  |  |  |  |
| Product weight (total)           |                                                                                    |                       | 11.4 mg              |  |  |  |  |  |  |
| Storage temperature              |                                                                                    | Store as bare product | -55 to +125°C        |  |  |  |  |  |  |
| Moisture sensitivity level (MSL) | IPC/JEDEC J-STD-020D                                                               |                       | MSL1                 |  |  |  |  |  |  |
| FIT / MTBF                       |                                                                                    |                       | available on request |  |  |  |  |  |  |

#### Terminal finish:



## **11.SOLDERING INFORMATION**



# **12. HANDLING PRECAUTIONS FOR MODULES WITH EMBEDDED CRYSTALS**

The built-in tuning-fork crystal consists of pure Silicon Dioxide in crystalline form. The cavity inside the package is evacuated and hermetically sealed in order for the crystal blank to function undisturbed from air molecules, humidity and other influences.

#### Shock and vibration:

Keep the crystal / module from being exposed to **excessive mechanical shock and vibration**. Micro Crystal guarantees that the crystal / module will bear a mechanical shock of 5000 g / 0.3 ms.

The following special situations may generate either shock or vibration:

**Multiple PCB panels -** Usually at the end of the pick & place process the single PCBs are cut out with a router. These machines sometimes generate vibrations on the PCB that have a fundamental or harmonic frequency close to 32.768 kHz. This might cause breakage of crystal blanks due to resonance. Router speed should be adjusted to avoid resonant vibration.

**Ultrasonic cleaning -** Avoid cleaning processes using ultrasonic energy. These processes can damage the crystals due to the mechanical resonance frequencies of the crystal blank.

#### Overheating, rework high temperature exposure:

Avoid overheating the package. The package is sealed with a seal ring consisting of 80% Gold and 20% Tin. The eutectic melting temperature of this alloy is at 280°C. Heating the seal ring up to >280°C will cause melting of the metal seal which then, due to the vacuum, is sucked into the cavity forming an air duct. This happens when using hot-air-gun set at temperatures >280°C.

Use the following methods for rework:

- Use a hot-air-gun set at 270°C.
- Use 2 temperature controlled soldering irons, set at 270°C, with special-tips to contact all solder-joints from both sides of the package at the same time, remove part with tweezers when pad solder is liquid.

# **13. PACKING & SHIPPING INFORMATION**



# 14. COMPLIANCE INFORMATION

Micro Crystal confirms that the standard product Digital Temperature Sensor Module TS-3032-C7 is compliant with "EU RoHS Directive" and "EU REACh Directives".

Please find the actual Certificate of Conformance for Environmental Regulations on our website: CoC Environment OV OM-Series.pdf

# **15. DOCUMENT REVISION HISTORY**

| Date       | Revision # | Revision Details |
|------------|------------|------------------|
| March 2023 | 0.90       | Preliminary      |
|            |            |                  |

The information contained in this document is believed to be accurate and reliable. However, Micro Crystal assumes no responsibility for any consequences resulting from the use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. In accordance with our policy of continuous development and improvement, Micro Crystal reserves the right to modify specifications mentioned in this publication without prior notice and as deemed necessary.

Any use of Products for the manufacture of arms is prohibited. Customer shall impose that same obligation upon all third-party purchasers.

Without the express written approval of Micro Crystal, Products are not authorized for use as components in safety and life supporting systems as well as in any implantable medical devices. The unauthorized use of Products in such systems / applications / equipment is solely at the risk of the customer and such customer agrees to defend and hold Micro Crystal harmless from and against any and all claims, suits, damages, cost, and expenses resulting from any unauthorized use of Products.

No licenses to patents or other intellectual property rights of Micro Crystal are granted in connection with the sale of Micro Crystal products, neither expressly nor implicitly. In respect of the intended use of Micro Crystal products by customer, customer is solely responsible for observing existing patents and other intellectual property rights of third parties and for obtaining, as the case may be, the necessary licenses.



Micro Crystal AG Muehlestrasse 14 CH-2540 Grenchen Switzerland Phone +41 32 655 82 82 sales@microcrystal.com www.microcrystal.com